refresh

지금 많이 보는 기업

지금 많이 보는 기업

Google
Google

Organizing the world's information and making it universally accessible.

Signal and Power Integrity Engineer

직무프론트엔드
경력신입/주니어
근무오피스 출근
고용정규직
게시3개월 전

보상

$156,000 - $229,000

지원하기

복지 및 혜택

유연 근무제

교육비 지원

육아휴직

의료보험

필수 스킬

React

TypeScript

JavaScript

About the job

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

As a Chip Package SI/PI Engineer, you will be responsible for the chip package design with signal/power integrity simulation and characterization in the chip, package and system level. Within a concurrent engineering environment, you will be the main part of a larger team with system architects, ASIC engineers, and other SI/PI engineers. You will work with multi cross-functional teams including chip design team, board design team, system design team as well as vendors. You will drive chip packaging signal and power implementations to meet chip, package and system electrical requirements.

The ML, Systems, & Cloud AI (MSCA) organization at Google designs, implements, and manages the hardware, software, machine learning, and systems infrastructure for all Google services (Search, YouTube, etc.) and Google Cloud. Our end users are Googlers, Cloud customers and the billions of people who use Google services around the world.

We prioritize security, efficiency, and reliability across everything we do - from developing our latest TPUs to running a global network, while driving towards shaping the future of hyperscale computing. Our global impact spans software and hardware, including Google Cloud’s Vertex AI, the leading AI platform for bringing Gemini models to enterprise customers.

The US base salary range for this full-time position is $156,000-$229,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.

Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google.

Responsibilities

  • Drive SI/PI analysis and optimization for HPC based on 2.5D/3D technology, influencing product definition, chip floorplan, power tree structures, and netlists.

  • Lead the development of next-generation memory interfaces and evaluate high-speed Interface IP, considering IO PHY, physical design, and SI/PI requirements.

  • Manage Post-Silicon validation and qualification of high-speed interfaces for New Product Introduction (NPI), ensuring performance meets production standards.

  • Partner with chip/system design teams and external vendors to define SI/PI design targets, set chip boundaries, and balance SI/PI and DFM tradeoffs for production closure.

  • Develop innovative methodologies to enhance simulation accuracy and productivity while providing critical feedback on chip floorplans to optimize routability and signal integrity.

Minimum qualifications

  • Bachelor's degree in Mechanical, Material, Electrical Engineering, Technology, Science, a related field, or equivalent practical experience.

  • 4 years of experience in SI/PI design for chip/package or system PCB.

  • Experience in industry SIPI modeling tool chains (e.g., HFSS, ADS, Sigrity, Siwave, etc.).

Preferred qualifications

  • Master's degree or PhD in Electrical Engineering, Computer Engineering, Computer Science, or a related field.

  • Signal and power integrity experience with various high speed interconnects (e.g., HBMx, D2D, Ethernet, PCIe, etc.).

  • Experience with 2.5D/3D package design such as silicon interposer, silicon bridge, 3D die stacking.

  • Cross-functional experience and co-design with chip top design, physical design, STA, package, system and validation teams.

  • Familiar with post SI test environment on memory or high speed serdes.

  • Proficient programming skill and data analysis skill with MATLAB, python, C++, etc. to establish automation flows and data processing.

전체 조회수

0

전체 지원 클릭

0

전체 Mock Apply

0

전체 스크랩

0

Google 소개

Google

Google

Public

Google specializes in internet-related services and products, including search, advertising, and software.

10,001+

직원 수

Mountain View

본사 위치

$1,700B

기업 가치

리뷰

10개 리뷰

4.5

10개 리뷰

워라밸

3.2

보상

4.3

문화

4.1

커리어

4.2

경영진

3.8

82%

지인 추천률

장점

Great benefits and perks

Innovative and interesting work

Career development and learning opportunities

단점

High pressure and expectations

Long hours and heavy workload

Fast-paced and overwhelming environment

연봉 정보

57,503개 데이터

Mid/L4

Mid/L4 · Accessibility Analyst

1개 리포트

$214,500

총 연봉

기본급

$165,000

주식

-

보너스

-

$214,500

$214,500

면접 후기

후기 9개

난이도

3.4

/ 5

소요 기간

14-28주

합격률

44%

경험

긍정 0%

보통 56%

부정 44%

면접 과정

1

Application Review

2

Online Assessment/Technical Screen

3

Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

자주 나오는 질문

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Product Sense