トレンド企業

Google
Google

Organizing the world's information and making it universally accessible.

Signal and Power Integrity Engineer

職種フロントエンド
経験新卒・ジュニア
勤務オンサイト
雇用正社員
掲載3ヶ月前

報酬

$156,000 - $229,000

応募する

福利厚生

フレックスタイム

Learning Budget

育児休暇

健康保険

必須スキル

React

TypeScript

JavaScript

About the job

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

As a Chip Package SI/PI Engineer, you will be responsible for the chip package design with signal/power integrity simulation and characterization in the chip, package and system level. Within a concurrent engineering environment, you will be the main part of a larger team with system architects, ASIC engineers, and other SI/PI engineers. You will work with multi cross-functional teams including chip design team, board design team, system design team as well as vendors. You will drive chip packaging signal and power implementations to meet chip, package and system electrical requirements.

The ML, Systems, & Cloud AI (MSCA) organization at Google designs, implements, and manages the hardware, software, machine learning, and systems infrastructure for all Google services (Search, YouTube, etc.) and Google Cloud. Our end users are Googlers, Cloud customers and the billions of people who use Google services around the world.

We prioritize security, efficiency, and reliability across everything we do - from developing our latest TPUs to running a global network, while driving towards shaping the future of hyperscale computing. Our global impact spans software and hardware, including Google Cloud’s Vertex AI, the leading AI platform for bringing Gemini models to enterprise customers.

The US base salary range for this full-time position is $156,000-$229,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.

Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google.

Responsibilities

  • Drive SI/PI analysis and optimization for HPC based on 2.5D/3D technology, influencing product definition, chip floorplan, power tree structures, and netlists.

  • Lead the development of next-generation memory interfaces and evaluate high-speed Interface IP, considering IO PHY, physical design, and SI/PI requirements.

  • Manage Post-Silicon validation and qualification of high-speed interfaces for New Product Introduction (NPI), ensuring performance meets production standards.

  • Partner with chip/system design teams and external vendors to define SI/PI design targets, set chip boundaries, and balance SI/PI and DFM tradeoffs for production closure.

  • Develop innovative methodologies to enhance simulation accuracy and productivity while providing critical feedback on chip floorplans to optimize routability and signal integrity.

Minimum qualifications

  • Bachelor's degree in Mechanical, Material, Electrical Engineering, Technology, Science, a related field, or equivalent practical experience.

  • 4 years of experience in SI/PI design for chip/package or system PCB.

  • Experience in industry SIPI modeling tool chains (e.g., HFSS, ADS, Sigrity, Siwave, etc.).

Preferred qualifications

  • Master's degree or PhD in Electrical Engineering, Computer Engineering, Computer Science, or a related field.

  • Signal and power integrity experience with various high speed interconnects (e.g., HBMx, D2D, Ethernet, PCIe, etc.).

  • Experience with 2.5D/3D package design such as silicon interposer, silicon bridge, 3D die stacking.

  • Cross-functional experience and co-design with chip top design, physical design, STA, package, system and validation teams.

  • Familiar with post SI test environment on memory or high speed serdes.

  • Proficient programming skill and data analysis skill with MATLAB, python, C++, etc. to establish automation flows and data processing.

閲覧数

0

応募クリック

0

Mock Apply

0

スクラップ

0

Googleについて

Google

Google

Public

Google specializes in internet-related services and products, including search, advertising, and software.

10,001+

従業員数

Mountain View

本社所在地

$1,700B

企業価値

レビュー

10件のレビュー

4.5

10件のレビュー

ワークライフバランス

3.2

報酬

4.3

企業文化

4.1

キャリア

4.2

経営陣

3.8

82%

知人への推奨率

良い点

Great benefits and perks

Innovative and interesting work

Career development and learning opportunities

改善点

High pressure and expectations

Long hours and heavy workload

Fast-paced and overwhelming environment

給与レンジ

57,503件のデータ

Mid/L4

Mid/L4 · Accessibility Analyst

1件のレポート

$214,500

年収総額

基本給

$165,000

ストック

-

ボーナス

-

$214,500

$214,500

面接レビュー

レビュー9件

難易度

3.4

/ 5

期間

14-28週間

内定率

44%

体験

ポジティブ 0%

普通 56%

ネガティブ 44%

面接プロセス

1

Application Review

2

Online Assessment/Technical Screen

3

Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

よくある質問

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Product Sense