
Organizing the world's information and making it universally accessible.
Staff Design Engineer, Networking, Google Cloud
-
Lead an ASIC subsystem.
-
Understand how ASIC subsystem interacts with software and other ASIC subsystems to implement data center networks.
-
Define hardware/software interfaces. Write micro-architecture and design specifications.
-
Define efficient micro-architecture and block partitioning/interfaces and flows.
-
Collaborate with software, verification, and physical design stakeholders to ensure the designs are complete, correct, and performant.
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
In this role, you will be part of a team developing Application-Specific Integrated Circuits (ASICs) used to accelerate networking in data centers. You will have multiple responsibilities in areas such as project definition, design, and implementation. You will participate in the design, architecture, documentation, and implementation of the next generation of data center accelerators.You will also be responsible for performance analysis for a networking stack.
The ML, Systems, & Cloud AI (MSCA) organization at Google designs, implements, and manages the hardware, software, machine learning, and systems infrastructure for all Google services (Search, YouTube, etc.) and Google Cloud. Our end users are Googlers, Cloud customers and the billions of people who use Google services around the world.
We prioritize security, efficiency, and reliability across everything we do - from developing our latest TPUs to running a global network, while driving towards shaping the future of hyperscale computing. Our global impact spans software and hardware, including Google Cloud’s Vertex AI, the leading AI platform for bringing Gemini models to enterprise customers.
-
Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
-
10 years of experience architecting networking ASICs from specification to production.
-
Experience developing Register-Transfer Level (RTL) for ASIC subsystems.
-
Experience with cross-functional engagement in micro-architecture, design, verification, logic synthesis, and timing closure.
전체 조회수
0
전체 지원 클릭
0
전체 Mock Apply
0
전체 스크랩
0
비슷한 채용공고

Senior Principal RF Technical Lead
Raytheon (RTX) · US-AZ-TUCSON-M02 ~ 1151 E Hermans Rd ~ BLDG M02

Senior Software Engineer ETN FIXNET
Bloomberg

Senior Technical Lead
HCL Technologies

Staff ML Performance Engineer (Training Efficiency)
Wayve · Sunnyvale

Senior Engineer – Intralogistics System Integration Lead
Eli Lilly · US, Indianapolis IN
Google 소개

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
직원 수
Mountain View
본사 위치
$1,700B
기업 가치
리뷰
10개 리뷰
4.5
10개 리뷰
워라밸
3.2
보상
4.3
문화
4.1
커리어
4.2
경영진
3.8
82%
지인 추천률
장점
Great benefits and perks
Innovative and interesting work
Career development and learning opportunities
단점
High pressure and expectations
Long hours and heavy workload
Fast-paced and overwhelming environment
연봉 정보
57,503개 데이터
Mid/L4
Mid/L4 · Accessibility Analyst
1개 리포트
$214,500
총 연봉
기본급
$165,000
주식
-
보너스
-
$214,500
$214,500
면접 후기
후기 9개
난이도
3.4
/ 5
소요 기간
14-28주
합격률
44%
경험
긍정 0%