热门公司

招聘

职位Google

Silicon Senior uArch/RTL Engineer, Google Cloud

Google

Silicon Senior uArch/RTL Engineer, Google Cloud

Google

·

On-site

·

Full-time

·

2w ago

About the job

In this role, you’ll work to shape the future of AI/ML hardware acceleration. You will have an opportunity to drive TPU (Tensor Processing Unit) technology that powers Google's most demanding AI/ML applications. You’ll be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's TPU. You'll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML-driven systems.

In this role, you will be part of a team developing So Cs used to accelerate Machine Learning (ML) computation in data centers. You will solve technical problems with innovative and practical logic solutions, and evaluate design options with complexity, performance, power and area in mind. You will collaborate with members of architecture, verification, power and performance, physical design etc. to specify and deliver high quality designs for next generation data center accelerators.

Behind everything our users see online is the architecture built by the Technical Infrastructure team to keep it running. From developing and maintaining our data centers to building the next generation of Google platforms, we make Google's product portfolio possible. We're proud to be our engineers' engineers and love voiding warranties by taking things apart so we can rebuild them. We keep our networks up and running, ensuring our users have the best and fastest experience possible.

Responsibilities

  • Own microarchitecture and implementation of complex IPs and subsystems.

  • Take ownership of RTL implementation and quality checks of one or more modules.

  • Contribute to design methodology, libraries, debug, code review in coordination with other IPs Design Verification (DV) teams and physical design teams.

  • Identify and drive Power, Performance and Area (PPA) improvements for the modules owned.

  • Participate in synthesis, timing/power closure, and FPGA/silicon bring-up.

Minimum qualifications

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.

  • 8 years of experience in Application-Specific Integrated Circuit/System on a chip (ASIC/SoC) development with Verilog/System Verilog.

  • Experience in micro-architecture and design of IPs and Subsystems.

  • Experience in ASIC design verification, synthesis, timing/power analysis, and Design for Testing (DFT).

Preferred qualifications

  • Experience with programming languages (e.g., Python, C/C++ or Perl).

  • Experience in SoC designs and integration flows.

  • Knowledge of arithmetic units, processor design, accelerators, bus architectures, fabrics/NoC or memory hierarchies.

  • Knowledge of high performance and low power design techniques.

总浏览量

0

申请点击数

0

模拟申请者数

0

收藏

0

关于Google

Google

Google

Public

Google specializes in internet-related services and products, including search, advertising, and software.

10,001+

员工数

Mountain View

总部位置

$1,700B

企业估值

评价

3.7

25条评价

工作生活平衡

3.8

薪酬

4.2

企业文化

3.4

职业发展

3.9

管理层

2.8

68%

推荐给朋友

优点

Excellent compensation and benefits

Smart and talented colleagues

Great perks and work flexibility

缺点

Management and leadership issues

Bureaucracy and slow processes

Constantly changing priorities and reorganizations

薪资范围

57,502个数据点

Junior/L3

L3

L4

L5

L6

L7

L8

Mid/L4

Principal/L7

Senior/L5

Staff/L6

Director

Junior/L3 · Data Scientist L3

0份报告

$176,704

年薪总额

基本工资

-

股票

-

奖金

-

$150,298

$203,110

面试经验

9次面试

难度

3.4

/ 5

时长

14-28周

录用率

44%

体验

正面 0%

中性 56%

负面 44%

面试流程

1

Application Review

2

Online Assessment/Technical Screen

3

Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

常见问题

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Product Sense