
Organizing the world's information and making it universally accessible.
RTL Design Technical Lead, Networking, Google Cloud
福利待遇
•医疗保险
必备技能
Figma
Framer
Sketch
About the job
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
As part of our Server Chip Design team, you will use your ASIC design experience to be part of a team that creates the SoC VLSI design cycle from start to finish. You will collaborate closely with design and verification engineers in active projects, creating architecture definitions with RTL coding, and running block level simulations.
In this role, you will contribute in all phases of complex Application-Specific Integrated Circuit (ASIC) designs from design specification to production. You will collaborate with members of architecture, software, verification, power, timing, synthesis, etc. to specify and deliver high quality SoC/RTL. You will solve technical problems with innovative micro-architecture and practical logic solutions, and evaluate design options with complexity, performance, power and area in mind.
The ML, Systems, and Cloud AI (MSCA) organization at Google designs, implements, and manages the hardware, software, machine learning, and systems infrastructure for all Google services (Search, YouTube, etc.) and Google Cloud. Our end users are Googlers, Cloud customers and the billions of people who use Google services around the world.
We prioritize security, efficiency, and reliability across everything we do - from developing our latest TPUs to running a global network, while driving towards shaping the future of hyperscale computing. Our global impact spans software and hardware, including Google Cloud’s Vertex AI, the leading AI platform for bringing Gemini models to enterprise customers.
Responsibilities
-
Define the block level design documents such as interface protocol, block diagram, transaction flow, pipeline, and more.
-
Perform RTL development (e.g., coding and debug in Verilog, System Verilog, VHDL), function/performance simulation debug, and Lint/CDC/FV/UPF checks.
-
Participate in synthesis, timing/power, and FPGA/silicon bring-up.
-
Participate in test plan and coverage analysis of the block and SOC-level verification.
-
Communicate and work with multi-disciplined and multi-site teams.
Minimum qualifications
-
Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, a related field, or equivalent practical experience.
-
10 years of experience architecting networking ASICs from specification to production.
-
8 years of experience in technical leadership.
-
Experience in one of the following areas: arithmetic units, bus architectures, processor design, accelerators, or memory hierarchies.
-
Experience developing RTL for ASIC subsystems.
Preferred qualifications
-
Experience working with design networking like: Remote Direct Memory Access (RDMA) or packet processing and system design principles for low latency, high throughput, security, and reliability.
-
Experience in TCP, IP, Ethernet, PCIE and DRAM including Network on Chip (NoC) principles and protocols (AXI, ACE, and CHI).
-
Experience architecting networking switches, end points, and hardware offloads.
-
Understanding of packet classification, processing, queuing, scheduling, switching, routing, traffic conditioning, and telemetry.
浏览量
0
申请点击
0
Mock Apply
0
收藏
0
相似职位

Sr. Instructional Designer, Energy Training
Tesla · Hayward, California

Pre Development Architectural Designer, Infrastructure
Tesla · Fremont, California

Technical Illustrator
Tesla · Fremont, California

Cell Design Engineer, Echem
Tesla · Fremont, California

Senior Design Manager (m/w/d) - Gigafactory Berlin - Brandenburg
Tesla · Grünheide (mark), Brandenburg
关于Google

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
员工数
Mountain View
总部位置
$1,700B
企业估值
评价
10条评价
4.5
10条评价
工作生活平衡
3.2
薪酬
4.3
企业文化
4.1
职业发展
4.2
管理层
3.8
82%
推荐率
优点
Great benefits and perks
Innovative and interesting work
Career development and learning opportunities
缺点
High pressure and expectations
Long hours and heavy workload
Fast-paced and overwhelming environment
薪资范围
57,503个数据点
Mid/L4
Mid/L4 · Accessibility Analyst
1份报告
$214,500
年薪总额
基本工资
$165,000
股票
-
奖金
-
$214,500
$214,500
面试评价
9条评价
难度
3.4
/ 5
时长
14-28周
录用率
44%
体验
正面 0%
中性 56%
负面 44%
面试流程
1
Application Review
2
Online Assessment/Technical Screen
3
Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
常见问题
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Product Sense
最新动态
Our eighth generation TPUs: two chips for the agentic era - blog.google
blog.google
News
·
1w ago
Google Maps on Android Auto now shows bigger labels on streets along your route [Gallery] - 9to5Google
9to5Google
News
·
1w ago
Google to invest up to $40 billion in AI rival Anthropic - Reuters
Reuters
News
·
1w ago
Google to invest up to $40B in Anthropic in cash and compute - TechCrunch
TechCrunch
News
·
1w ago