
Organizing the world's information and making it universally accessible.
RTL Design Technical Lead, Networking, Google Cloud
복지 및 혜택
•의료보험
필수 스킬
Figma
Framer
Sketch
About the job
Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
As part of our Server Chip Design team, you will use your ASIC design experience to be part of a team that creates the SoC VLSI design cycle from start to finish. You will collaborate closely with design and verification engineers in active projects, creating architecture definitions with RTL coding, and running block level simulations.
In this role, you will contribute in all phases of complex Application-Specific Integrated Circuit (ASIC) designs from design specification to production. You will collaborate with members of architecture, software, verification, power, timing, synthesis, etc. to specify and deliver high quality SoC/RTL. You will solve technical problems with innovative micro-architecture and practical logic solutions, and evaluate design options with complexity, performance, power and area in mind.
The ML, Systems, and Cloud AI (MSCA) organization at Google designs, implements, and manages the hardware, software, machine learning, and systems infrastructure for all Google services (Search, YouTube, etc.) and Google Cloud. Our end users are Googlers, Cloud customers and the billions of people who use Google services around the world.
We prioritize security, efficiency, and reliability across everything we do - from developing our latest TPUs to running a global network, while driving towards shaping the future of hyperscale computing. Our global impact spans software and hardware, including Google Cloud’s Vertex AI, the leading AI platform for bringing Gemini models to enterprise customers.
Responsibilities
-
Define the block level design documents such as interface protocol, block diagram, transaction flow, pipeline, and more.
-
Perform RTL development (e.g., coding and debug in Verilog, System Verilog, VHDL), function/performance simulation debug, and Lint/CDC/FV/UPF checks.
-
Participate in synthesis, timing/power, and FPGA/silicon bring-up.
-
Participate in test plan and coverage analysis of the block and SOC-level verification.
-
Communicate and work with multi-disciplined and multi-site teams.
Minimum qualifications
-
Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, a related field, or equivalent practical experience.
-
10 years of experience architecting networking ASICs from specification to production.
-
8 years of experience in technical leadership.
-
Experience in one of the following areas: arithmetic units, bus architectures, processor design, accelerators, or memory hierarchies.
-
Experience developing RTL for ASIC subsystems.
Preferred qualifications
-
Experience working with design networking like: Remote Direct Memory Access (RDMA) or packet processing and system design principles for low latency, high throughput, security, and reliability.
-
Experience in TCP, IP, Ethernet, PCIE and DRAM including Network on Chip (NoC) principles and protocols (AXI, ACE, and CHI).
-
Experience architecting networking switches, end points, and hardware offloads.
-
Understanding of packet classification, processing, queuing, scheduling, switching, routing, traffic conditioning, and telemetry.
전체 조회수
0
전체 지원 클릭
0
전체 Mock Apply
0
전체 스크랩
0
비슷한 채용공고

Sr. Instructional Designer, Energy Training
Tesla · Hayward, California

Pre Development Architectural Designer, Infrastructure
Tesla · Fremont, California

Technical Illustrator
Tesla · Fremont, California

Cell Design Engineer, Echem
Tesla · Fremont, California

Senior Design Manager (m/w/d) - Gigafactory Berlin - Brandenburg
Tesla · Grünheide (mark), Brandenburg
Google 소개

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
직원 수
Mountain View
본사 위치
$1,700B
기업 가치
리뷰
10개 리뷰
4.5
10개 리뷰
워라밸
3.2
보상
4.3
문화
4.1
커리어
4.2
경영진
3.8
82%
지인 추천률
장점
Great benefits and perks
Innovative and interesting work
Career development and learning opportunities
단점
High pressure and expectations
Long hours and heavy workload
Fast-paced and overwhelming environment
연봉 정보
57,503개 데이터
Mid/L4
Mid/L4 · Accessibility Analyst
1개 리포트
$214,500
총 연봉
기본급
$165,000
주식
-
보너스
-
$214,500
$214,500
면접 후기
후기 9개
난이도
3.4
/ 5
소요 기간
14-28주
합격률
44%
경험
긍정 0%