トレンド企業

Google
Google

Organizing the world's information and making it universally accessible.

RTL Design Technical Lead, Networking, Google Cloud

職種デザイン
経験シニア級
勤務オンサイト
雇用正社員
掲載3ヶ月前
応募する

福利厚生

健康保険

必須スキル

Figma

Framer

Sketch

About the job

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

As part of our Server Chip Design team, you will use your ASIC design experience to be part of a team that creates the SoC VLSI design cycle from start to finish. You will collaborate closely with design and verification engineers in active projects, creating architecture definitions with RTL coding, and running block level simulations.

In this role, you will contribute in all phases of complex Application-Specific Integrated Circuit (ASIC) designs from design specification to production. You will collaborate with members of architecture, software, verification, power, timing, synthesis, etc. to specify and deliver high quality SoC/RTL. You will solve technical problems with innovative micro-architecture and practical logic solutions, and evaluate design options with complexity, performance, power and area in mind.
The ML, Systems, and Cloud AI (MSCA) organization at Google designs, implements, and manages the hardware, software, machine learning, and systems infrastructure for all Google services (Search, YouTube, etc.) and Google Cloud. Our end users are Googlers, Cloud customers and the billions of people who use Google services around the world.

We prioritize security, efficiency, and reliability across everything we do - from developing our latest TPUs to running a global network, while driving towards shaping the future of hyperscale computing. Our global impact spans software and hardware, including Google Cloud’s Vertex AI, the leading AI platform for bringing Gemini models to enterprise customers.

Responsibilities

  • Define the block level design documents such as interface protocol, block diagram, transaction flow, pipeline, and more.

  • Perform RTL development (e.g., coding and debug in Verilog, System Verilog, VHDL), function/performance simulation debug, and Lint/CDC/FV/UPF checks.

  • Participate in synthesis, timing/power, and FPGA/silicon bring-up.

  • Participate in test plan and coverage analysis of the block and SOC-level verification.

  • Communicate and work with multi-disciplined and multi-site teams.

Minimum qualifications

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, a related field, or equivalent practical experience.

  • 10 years of experience architecting networking ASICs from specification to production.

  • 8 years of experience in technical leadership.

  • Experience in one of the following areas: arithmetic units, bus architectures, processor design, accelerators, or memory hierarchies.

  • Experience developing RTL for ASIC subsystems.

Preferred qualifications

  • Experience working with design networking like: Remote Direct Memory Access (RDMA) or packet processing and system design principles for low latency, high throughput, security, and reliability.

  • Experience in TCP, IP, Ethernet, PCIE and DRAM including Network on Chip (NoC) principles and protocols (AXI, ACE, and CHI).

  • Experience architecting networking switches, end points, and hardware offloads.

  • Understanding of packet classification, processing, queuing, scheduling, switching, routing, traffic conditioning, and telemetry.

閲覧数

0

応募クリック

0

Mock Apply

0

スクラップ

0

Googleについて

Google

Google

Public

Google specializes in internet-related services and products, including search, advertising, and software.

10,001+

従業員数

Mountain View

本社所在地

$1,700B

企業価値

レビュー

10件のレビュー

4.5

10件のレビュー

ワークライフバランス

3.2

報酬

4.3

企業文化

4.1

キャリア

4.2

経営陣

3.8

82%

知人への推奨率

良い点

Great benefits and perks

Innovative and interesting work

Career development and learning opportunities

改善点

High pressure and expectations

Long hours and heavy workload

Fast-paced and overwhelming environment

給与レンジ

57,503件のデータ

Mid/L4

Mid/L4 · Accessibility Analyst

1件のレポート

$214,500

年収総額

基本給

$165,000

ストック

-

ボーナス

-

$214,500

$214,500

面接レビュー

レビュー9件

難易度

3.4

/ 5

期間

14-28週間

内定率

44%

体験

ポジティブ 0%

普通 56%

ネガティブ 44%

面接プロセス

1

Application Review

2

Online Assessment/Technical Screen

3

Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

よくある質問

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Product Sense