refresh

Trending companies

Trending companies

Google
Google

Organizing the world's information and making it universally accessible.

Design Technology Co-Optimization Engineer

RoleEngineering
LevelMid Level
WorkOn-site
TypeFull-time
Posted3 weeks ago
Apply now
  • Execute high-fidelity Place and Route experiments to evaluate the PPA impact of advanced process features, library architectures, and design rule variations on data center-class IP.

  • Drive Design Technology Co-Optimization by collaborating with foundries and internal technology teams to define optimal metal stacks, track heights, and scaling boosters (e.g., backside power delivery, buried power rails).

  • Quantify process entitlement through systematic benchmarking of logic and memory macros, identifying bottlenecks in power density and timing closure for next-generation nodes.

  • Develop automated physical design methodologies and flows to accelerate technology pathfinding and enable rapid what-if analysis of emerging transistor architectures.

  • Influence System Technology Co-Optimization by partnering with Hardware Architects and Circuit Designers to translate process-level innovations into system-level performance gains.

In this role, you’ll work to shape the future of AI/ML hardware acceleration. You will have an opportunity to drive cutting-edge TPU (Tensor Processing Unit) technology that powers Google's most demanding AI/ML applications. You’ll be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's TPU. You'll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML-driven systems.

As a Design Technology Co-Optimization (DTCO) Engineer, you will bridge the gap between process technology and product architecture to define the next generation of data center-class silicon. You will be responsible for extracting maximum process entitlement by evaluating advanced logic nodes and emerging transistor architectures.

In this role, you will conduct Place and Route experiments and sensitivity analyses to influence standard cell library architecture, metal stack definitions, and design rules. You will collaborate with Foundry, IP, and Architecture teams to identify Power, Performance, and Area (PPA) bottlenecks and drive System Technology Co-Optimization (STCO) initiatives.

Your work will involve performing high-fidelity physical implementation sweeps, analyzing the impact of scaling boosters, and developing automated methodologies to quantify PPA gains. By navigating the trade-offs between process complexity and design performance, you will ensure Google’s hardware achieves efficiency and power density.The AI and Infrastructure team is redefining what’s possible. We empower Google customers with breakthrough capabilities and insights by delivering AI and Infrastructure at unparalleled scale, efficiency, reliability and velocity. Our customers include Googlers, Google Cloud customers, and billions of Google users worldwide.

We're the driving force behind Google's groundbreaking innovations, empowering the development of our cutting-edge AI models, delivering unparalleled computing power to global services, and providing the essential platforms that enable developers to build the future. From software to hardware our teams are shaping the future of world-leading hyperscale computing, with key teams working on the development of our TPUs, Vertex AI for Google Cloud, Google Global Networking, Data Center operations, systems research, and much more.

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.

  • 2 years of experience in Physical Design (RTL-to-GDS) or Technology Development, focusing on advanced nodes (e.g., 7nm, 5nm, or below).

  • Experience with industry-standard Place and Route (P&R) tools and Static Timing Analysis (STA) tools.

  • Experience in CMOS device physics, FinFET/nanosheet architectures, and the impact of layout parasitics on PPA.

  • Experience in scripting and automation using Tcl and Python (or Perl) to manage design sweeps and data extraction.

Total Views

0

Total Apply Clicks

0

Total Mock Apply

0

Total Bookmarks

0

About Google

Google

Google

Public

Google specializes in internet-related services and products, including search, advertising, and software.

10,001+

Employees

Mountain View

Headquarters

$1,700B

Valuation

Reviews

10 reviews

4.5

10 reviews

Work-life balance

3.2

Compensation

4.3

Culture

4.1

Career

4.2

Management

3.8

82%

Recommend to a friend

Pros

Great benefits and perks

Innovative and interesting work

Career development and learning opportunities

Cons

High pressure and expectations

Long hours and heavy workload

Fast-paced and overwhelming environment

Salary Ranges

57,503 data points

Mid/L4

Mid/L4 · Accessibility Analyst

1 reports

$214,500

total per year

Base

$165,000

Stock

-

Bonus

-

$214,500

$214,500

Interview experience

9 interviews

Difficulty

3.4

/ 5

Duration

14-28 weeks

Offer rate

44%

Experience

Positive 0%

Neutral 56%

Negative 44%

Interview process

1

Application Review

2

Online Assessment/Technical Screen

3

Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

Common questions

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Product Sense