refresh

トレンド企業

トレンド企業

採用

求人Google

Wafer Fab Manufacturing Engineer, Raxium (Night Shift)

Google

Wafer Fab Manufacturing Engineer, Raxium (Night Shift)

Google

·

On-site

·

Full-time

·

2w ago

About the job

Be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

Raxium has established a revolutionary semiconductor materials display technology that enables new functionality in display products, bringing to users a closer and more natural linkage between the digital and physical realms in applications such as augmented reality (AR) and light-field display. With start-up roots and a state-of-the-art compound semiconductor fab in Silicon Valley, Raxium is seeking to build upon its exceptional Engineering team, with an aim to disrupt next-generation display markets.

In this role, you will contribute to the innovation behind products loved by millions worldwide and work as part of an exceptional team as Google develops a truly novel display technology.

You will have a deep passion for learning, innovating and solving problem with data analytical experience in the wafer fabrication process, this role could be just what you seek.

Google's Raxium display group has established a revolutionary semiconductor materials display technology that enables new functionality in display products, bringing to users a closer and more natural linkage between the digital and physical realms in applications such as augmented reality (AR) and light-field display. With start-up roots and a state-of-the-art compound semiconductor fab in Silicon Valley, Raxium is seeking to build upon its engineering team with an aim to disrupt next-generation display markets.

The US base salary range for this full-time position is $120,000-$172,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.

Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google.

Responsibilities

  • Monitor, sustain, and support fabrication processes encompassing areas of lithography, thin film, etch, clean, thermal, metrology or characterization and backside wafer thinning. Ensure process robustness, efficiency and consistency by providing technical support to technicians.

  • Work with process, metrology and integration engineers to review, propose, optimize, improve and implement various wafer fabrication processes and new equipment introduction for safety enhancement, yield improvement, defectivity reduction, and manufacturability.

  • Enhance area process control plan and the process capability through implementation of best known manufacturing methods, lean manufacturing principle and the statistical process control (SPC).

  • Drive problem resolution process associated with the quality excursion in the fab area encompassing data analytics, methodical problem-solving, failure analysis (FA), design of experiments (DOE), and mistake-proof.

  • Document process specifications, procedures, out of control action plan (OCAP) and train the technicians.

Minimum qualifications

  • Bachelor's degree in Electrical Engineering, Applied Physics, Optics, Material Sciences, Mechanical Engineering, a related technical field, or equivalent practical experience.

  • 5 years of experience in a production semiconductor wafer fab clean room environment (e.g. encompassing area of lithography, thin film, etch, clean, metallization, thermal, backside wafer thinning, and wafer metrology tools).

  • Ability to work non-standard hours, including rotational shifts, weekends, and holidays to support 24x7 operations.

Preferred qualifications

  • Knowledge of semiconductor process integration.

  • Ability to be a self-driven individual with strong investigative capabilities.

  • Ability to learn fast, work independently and adapt in a fluid and changing environment.

  • Ability to communicate cross-functionally effectively (e.g., verbally, emails, reports, technical documents).

  • Excellent investigative, critical thinking, and problem-solving skills.

総閲覧数

0

応募クリック数

0

模擬応募者数

0

スクラップ

0

Googleについて

Google

Google

Public

Google specializes in internet-related services and products, including search, advertising, and software.

10,001+

従業員数

Mountain View

本社所在地

$1,700B

企業価値

レビュー

3.7

25件のレビュー

ワークライフバランス

3.8

報酬

4.2

企業文化

3.4

キャリア

3.9

経営陣

2.8

68%

友人に勧める

良い点

Excellent compensation and benefits

Smart and talented colleagues

Great perks and work flexibility

改善点

Management and leadership issues

Bureaucracy and slow processes

Constantly changing priorities and reorganizations

給与レンジ

57,502件のデータ

Junior/L3

L3

L4

L5

L6

L7

L8

Mid/L4

Principal/L7

Senior/L5

Staff/L6

Director

Junior/L3 · Data Scientist L3

0件のレポート

$176,704

年収総額

基本給

-

ストック

-

ボーナス

-

$150,298

$203,110

面接体験

9件の面接

難易度

3.4

/ 5

期間

14-28週間

内定率

44%

体験

ポジティブ 0%

普通 56%

ネガティブ 44%

面接プロセス

1

Application Review

2

Online Assessment/Technical Screen

3

Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

よくある質問

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge

Product Sense