採用
About the job
In this role, you’ll work to shape the future of AI/ML hardware acceleration. You will have an opportunity to drive cutting-edge TPU (Tensor Processing Unit) technology that powers Google's most demanding AI/ML applications. You’ll be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's TPU. You'll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML-driven systems.
In this role, you will own the full verification life-cycle from verification planning and test execution to coverage closure, with an emphasis on meeting stringent AI/ML performance and accuracy goals, build constrained-random verification environments capable of exposing corner-case bugs and ensuring the reliability of Artificial Intelligence/Machine Learning (AI/ML) workloads on Tensor Processing Unit (TPU) hardware. You will collaborate closely with design and verification engineers in active projects and perform verification.
The AI and Infrastructure team is redefining what’s possible. We empower Google customers with breakthrough capabilities and insights by delivering AI and Infrastructure at unparalleled scale, efficiency, reliability and velocity. Our customers include Googlers, Google Cloud customers, and billions of Google users worldwide.
We're the driving team behind Google's groundbreaking innovations, empowering the development of our cutting-edge AI models, delivering unparalleled computing power to global services, and providing the essential platforms that enable developers to build the future. From software to hardware our teams are shaping the future of world-leading hyperscale computing, with key teams working on the development of our TPUs, Vertex AI for Google Cloud, Google Global Networking, Data Center operations, systems research, and much more.
Responsibilities
-
Plan the verification of digital design blocks and interact with design engineers to identify important verification scenarios.
-
Identify and write all types of coverage measures for stimulus and corner-cases.
-
Debug tests with design engineers to deliver functionally correct design blocks.
-
Measure to identify verification holes and to show progress towards tape-out.
-
Create a constrained-random verification environment using System Verilog and Universal Verification Methodology (UVM).
Minimum qualifications
-
Bachelor's degree in Electrical Engineering or equivalent practical experience.
-
4 years of experience in verification, verifying digital logic at RTL level using System Verilog or Specman/E for Field Programmable Gate Arrays (FPGAs) or ASICs.
-
Experience in verification and debug of IP/subsystem/So Cs in the networking domain (e.g., packet processing, bandwidth management, congestion control).
-
Experience verifying digital systems using standard IP components/interconnects (e.g., microprocessor cores, hierarchical memory subsystems).
Preferred qualifications
-
Master's degree in Electrical Engineering or a related field.
-
Experience with industry-standard simulators, revision control systems, and regression systems.
-
Experience in Artificial Intelligence/Machine Learning (AI/ML) Accelerators or vector processing units.
-
Experience with the full verification life cycle.
-
Excellent problem-solving and communication skills.
総閲覧数
0
応募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人

HW System Development Engineer
Apple · Cupertino, CA

ASIC STA Engineer
Cisco · 2 Locations

Field Service Satellite Control Network Site Support Integrator
CACI · International - Greenland

Data Center Validation Tool Software engineer
Qualcomm · Hsinchu City, Hsinchu City, Taiwan

Developer Technology Engineer
NVIDIA · Japan
Googleについて

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
従業員数
Mountain View
本社所在地
$1,700B
企業価値
レビュー
3.7
25件のレビュー
ワークライフバランス
3.8
報酬
4.2
企業文化
3.4
キャリア
3.9
経営陣
2.8
68%
友人に勧める
良い点
Excellent compensation and benefits
Smart and talented colleagues
Great perks and work flexibility
改善点
Management and leadership issues
Bureaucracy and slow processes
Constantly changing priorities and reorganizations
給与レンジ
57,502件のデータ
Junior/L3
L3
L4
L5
L6
L7
L8
Mid/L4
Principal/L7
Senior/L5
Staff/L6
Director
Junior/L3 · Data Scientist L3
0件のレポート
$176,704
年収総額
基本給
-
ストック
-
ボーナス
-
$150,298
$203,110
面接体験
9件の面接
難易度
3.4
/ 5
期間
14-28週間
内定率
44%
体験
ポジティブ 0%
普通 56%
ネガティブ 44%
面接プロセス
1
Application Review
2
Online Assessment/Technical Screen
3
Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
よくある質問
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Product Sense
ニュース&話題
Google Pixel And Highsnobiety Build A Talent Pipeline For Fashion - Forbes
Forbes
News
·
3d ago
Forget Photos and Maps, this is the Google app I can't live without anymore - Android Authority
Android Authority
News
·
3d ago
Google is dropping Samsung modems for the Pixel 11, and it's the only upgrade I actually care about - Android Police
Android Police
News
·
3d ago
Google could pay $135 million settlement to U.S. Android users. How to get your money. - Mashable
Mashable
News
·
3d ago