採用
About the job
In this role, you’ll work to shape the future of AI/ML hardware acceleration. You will have an opportunity to drive cutting-edge TPU (Tensor Processing Unit) technology that powers Google's most demanding AI/ML applications. You’ll be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's TPU. You'll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML-driven systems.
As a Senior DSP Verification Engineer, you are the gatekeeper of functional integrity. You will build the environments that prove our high-speed DSP blocks (Filters, AGCs, and Equalizers) are bit-exact to our architectural models, ensuring no "mathematical bugs" reach the tape-out stage.
The AI and Infrastructure team is redefining what’s possible. We empower Google customers with breakthrough capabilities and insights by delivering AI and Infrastructure at unparalleled scale, efficiency, reliability and velocity. Our customers include Googlers, Google Cloud customers, and billions of Google users worldwide.
We're behind Google's groundbreaking innovations, empowering the development of AI models, delivering unparalleled computing power to global services, and providing the essential platforms that enable developers to build the future. From software to hardware our teams are shaping the future of world-leading hyperscale computing, with key teams working on the development of our TPUs, Vertex AI for Google Cloud, Google Global Networking, Data Center operations, systems research, and much more.
The US base salary range for this full-time position is $163,000-$237,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.
Please note that the compensation details listed in US role postings reflect the base salary only, and do not include bonus, equity, or benefits. Learn more about benefits at Google.
Responsibilities
-
Design, build, and maintain constrained-random verification environments using System Verilog and UVM for individual DSP blocks (e.g., AGC, FFE, DFE, and Interpolators).
-
Develop "Golden Model" checkers to compare RTL output against architectural models (MATLAB/C++/SystemC) to ensure accuracy.
-
Define and implement functional coverage plans, using covergroups and assertions (SVA) to ensure all architectural corner cases and fixed-point overflows are exercised.
-
Create complex sequences and virtual sequencers to stress-test DSP adaptation loops under various noise and jitter profiles.
-
Lead the debug of RTL failures, working closely with DSP designers to resolve discrepancies between the hardware implementation and the algorithmic specification.
Minimum qualifications
-
Bachelor's degree in Electrical Engineering, Computer Engineering, or a related technical field.
-
8 years of experience in Design Verification (DV) with a focus on DSP (Digital Signal Processing), Communication Systems, or Arithmetic Logic blocks.
-
Experience with scripting in Python, Perl, or Makefile for automation.
Preferred qualifications
-
Master's or PhD degree in Electrical Engineering, Computer Engineering, or a related technical field.
-
Experience with Bit-Exact Verification comparing RTL against MATLAB or C++ golden models.
-
Experience with Assertion-Based Verification (SVA) and functional coverage closure.
-
Familiarity with high-speed protocols such as Ethernet (802.3) or PCIe.
-
Knowledge of Fixed-Point Arithmetic and quantization error analysis.
総閲覧数
0
応募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人

Senior Software Engineer
Mastercard · Vancouver, Canada

Senior RAM Engineer
Northrop Grumman · Australia-Springfield Central; Australia-Fortitude Valley

Staff Software Engineer, Issue Workflow
Sentry · San Francisco, California

Senior Software Integration Engineer, Missile Defense
Raytheon (RTX) · US-MA-TEWKSBURY-TB3 ~ 50 Apple Hill Dr ~ CONCORD BLDG, Tewksbury Tb3 300 Concord

Principal Electrical Engineer - Production Hardware (2nd Shift)
Raytheon (RTX) · US-AZ-TUCSON-801 ~ 1151 E Hermans Rd ~ BLDG 801 (External Site)
Googleについて

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
従業員数
Mountain View
本社所在地
$1,700B
企業価値
レビュー
3.7
25件のレビュー
ワークライフバランス
3.8
報酬
4.2
企業文化
3.4
キャリア
3.9
経営陣
2.8
68%
友人に勧める
良い点
Excellent compensation and benefits
Smart and talented colleagues
Great perks and work flexibility
改善点
Management and leadership issues
Bureaucracy and slow processes
Constantly changing priorities and reorganizations
給与レンジ
57,502件のデータ
Junior/L3
L3
L4
L5
L6
L7
L8
Mid/L4
Principal/L7
Senior/L5
Staff/L6
Director
Junior/L3 · Data Scientist L3
0件のレポート
$176,704
年収総額
基本給
-
ストック
-
ボーナス
-
$150,298
$203,110
面接体験
9件の面接
難易度
3.4
/ 5
期間
14-28週間
内定率
44%
体験
ポジティブ 0%
普通 56%
ネガティブ 44%
面接プロセス
1
Application Review
2
Online Assessment/Technical Screen
3
Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
よくある質問
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Product Sense
ニュース&話題
Google Pixel And Highsnobiety Build A Talent Pipeline For Fashion - Forbes
Forbes
News
·
2d ago
Forget Photos and Maps, this is the Google app I can't live without anymore - Android Authority
Android Authority
News
·
2d ago
Google is dropping Samsung modems for the Pixel 11, and it's the only upgrade I actually care about - Android Police
Android Police
News
·
2d ago
Google could pay $135 million settlement to U.S. Android users. How to get your money. - Mashable
Mashable
News
·
2d ago