採用
About the job
In this role, you’ll work to shape the future of AI/ML hardware acceleration. You will have an opportunity to drive cutting-edge TPU (Tensor Processing Unit) technology that powers Google's most demanding AI/ML applications. You’ll be part of a team that pushes boundaries, developing custom silicon solutions that power the future of Google's TPU. You'll contribute to the innovation behind products loved by millions worldwide, and leverage your design and verification expertise to verify complex digital designs, with a specific focus on TPU architecture and its integration within AI/ML-driven systems.
The AI and Infrastructure team is redefining what’s possible. We empower Google customers with breakthrough capabilities and insights by delivering AI and Infrastructure at unparalleled scale, efficiency, reliability and velocity. Our customers include Googlers, Google Cloud customers, and billions of Google users worldwide.
We're the driving force behind Google's groundbreaking innovations, empowering the development of our cutting-edge AI models, delivering unparalleled computing power to global services, and providing the essential platforms that enable developers to build the future. From software to hardware our teams are shaping the future of world-leading hyperscale computing, with key teams working on the development of our TPUs, Vertex AI for Google Cloud, Google Global Networking, Data Center operations, systems research, and much more.
Responsibilities
-
Define and document the comprehensive DFT architecture for multi-core So Cs, including strategies for hierarchical scan compression, Memory BIST (MBIST) for huge memory instances, functional BISTs, Analog components, logic BIST, high-speed I/O loopback, and JTAG/IEEE 1149.1/1500/1687/1838 networks.
-
Lead the complete DFT lifecycle from RTL planning to pattern handoff, own the schedule, resource allocation, and milestone tracking to ensure zero-defect delivery.
-
Deploy next-generation DFT methodologies and automation flows to maximize test coverage, while minimizing test time, pattern count, and silicon area overhead. Collaborate with post silicon team, Physical Design and Power Architects.
-
Support the post-silicon phase to achieve final Production Release Qualification (PRQ).
-
Mentor the technical staff, drive vendor EDA tool selection/qualification, and act as the primary technical liaison for DFT matters with stakeholders.
Minimum qualifications
-
Bachelor’s degree in Electrical or Computer Engineering, or equivalent practical experience.
-
8 years of experience in SoC DFT architecture.
-
8 years of experience in DFT protocols including Scan Compression, MBIST, LBIST, JTAG (IEEE 1149.1), and iJTAG (IEEE 1687).
-
Experience with industry-standard EDA tools such as Siemens Tessent, Synopsys TestMAX/SMS, or Cadence Modus.
-
Experience leading multiple SoC projects from RTL architecture through to post-silicon validation and PRQ.
-
Experience scripting in Tcl, Python, or Perl for developing automation flows.
Preferred qualifications
-
Master's degree or PhD in Electrical Engineering with a focus on VLSI Testing, Fault Tolerance, Reliability, or a related field.
-
Experience with advanced technology nodes (5nm/3nm), 2.5D/3D-IC packaging, or high-speed I/O (Ser Des/DDR) testing methodologies.
-
Experience managing global technical teams and driving vendor engagement.
-
Ability to drive cross-functional timing closure, power analysis, and IR-drop mitigation for high-frequency designs.
総閲覧数
0
応募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人

TECHNICAL LEAD L1
Wipro · Hyderabad, India

RISC-V AI / HPC & Agentic Software Engineering Lead
Tenstorrent · North America

Lead Field Service Technician
Honeywell · Markham, ON, Canada, CA

Oracle Tech Architecture And Middleware - MuleSoft Integration Architect - Manager
EY ·

TECHNICAL LEAD L1
Wipro · Plano, United States
Googleについて

Google specializes in internet-related services and products, including search, advertising, and software.
10,001+
従業員数
Mountain View
本社所在地
$1,700B
企業価値
レビュー
3.7
25件のレビュー
ワークライフバランス
3.8
報酬
4.2
企業文化
3.4
キャリア
3.9
経営陣
2.8
68%
友人に勧める
良い点
Excellent compensation and benefits
Smart and talented colleagues
Great perks and work flexibility
改善点
Management and leadership issues
Bureaucracy and slow processes
Constantly changing priorities and reorganizations
給与レンジ
57,502件のデータ
Junior/L3
L3
L4
L5
L6
L7
L8
Mid/L4
Principal/L7
Senior/L5
Staff/L6
Director
Junior/L3 · Data Scientist L3
0件のレポート
$176,704
年収総額
基本給
-
ストック
-
ボーナス
-
$150,298
$203,110
面接体験
9件の面接
難易度
3.4
/ 5
期間
14-28週間
内定率
44%
体験
ポジティブ 0%
普通 56%
ネガティブ 44%
面接プロセス
1
Application Review
2
Online Assessment/Technical Screen
3
Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
よくある質問
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
Product Sense
ニュース&話題
Google Pixel And Highsnobiety Build A Talent Pipeline For Fashion - Forbes
Forbes
News
·
2d ago
Forget Photos and Maps, this is the Google app I can't live without anymore - Android Authority
Android Authority
News
·
2d ago
Google is dropping Samsung modems for the Pixel 11, and it's the only upgrade I actually care about - Android Police
Android Police
News
·
2d ago
Google could pay $135 million settlement to U.S. Android users. How to get your money. - Mashable
Mashable
News
·
2d ago