Jobs
Benefits & Perks
•Flexible Hours
•Free Meals
•Flexible Hours
•Meals
Required Skills
VHDL
FPGA Design
RTL Design
Timing Analysis
Clock Domain Crossing
Job Description Summary
As innovators in advanced power conversion and storage systems, we support our utility and industrial customers by solving their toughest electrification challenges and accelerating their transition to a sustainable, carbon-neutral future. GE Vernova's Power Conversion & Storage business works closely with customers in energy-intensive industries. We focus on delivering integrated electrical systems, a strategy aligned with three major macrotrends: energy security, energy storage, and industrial electrification.
Job Description
Key responsibilities:
- Define FPGA architecture for: Real‑time communication and control loops.
- Power electronics–specific functions (PWM, gating, protection, measurements).
- Partition functions between FPGA, MCU/DSP, and other devices considering latency and determinism.
- Select appropriate FPGA families and IP for timing‑critical and safety‑related functions.
- Develop synthesizable RTL (VHDL) for: PWM generators (e.g., carrier‑based, space‑vector, multi‑phase, interleaved, dead‑time insertion, synchronised to grid or rotating frame).
- Real‑time communication interfaces (e.g., synchronous serial links, fieldbus/industrial Ethernet PHY interfaces, deterministic point‑to‑point links, custom high‑speed serial).
- Signal and clock reconstruction blocks (e.g., digital PLLs, phase tracking, clock domain crossing, resampling, and timestamping).
- Measurement, protection, and monitoring logic (e.g., overcurrent, overvoltage, desaturation, fault latching, fast trips).
- Implement: High‑resolution timers and counters for gating signals.
- Clock, reset, and synchronization schemes for multi‑board/multi‑FPGA systems.
- Fixed‑point digital signal processing as needed for filtering, estimation, or modulation.
- Develop testbenches and simulations to verify: PWM timing accuracy, dead‑time behavior, and jitter performance.
- Real‑time communications latency, robustness, and error handling.
- Correct operation of signal/clock reconstruction (phase tracking, frequency changes, grid disturbances).
- Perform static timing analysis and timing closure for: Tight real‑time constraints (fast control loops, sub‑µs reaction times).
- Multiple clock domains and asynchronous interfaces.
- Support lab and field testing: Board bring‑up and system integration.
- Debugging under real operating conditions using oscilloscopes, logic analyzers, current/voltage probes, and protocol analyzers.
- Create and maintain documentation: FPGA specifications, timing budgets, and interface definitions.
- Verification plans, test reports, and release notes.
- Support production and field updates (JTAG, in‑system programming, secure and fail‑safe update mechanisms).
Your Profile:
- Bachelor’s or Master’s degree in Electrical Engineering, Information Technology, Computer Engineering, or a related field, with a focus on FPGA or digital hardware design.
- Several years of professional experience in FPGA design, preferably in real-time, control, or power electronics applications.
- Strong proficiency in VHDL and a solid understanding of synthesizable RTL design, timing constraints, and clock domain crossing techniques.
- Hands-on experience with at least one major FPGA vendor toolchain.
- Experience with time-critical logic such as PWM generation, high-resolution timers, or communication interfaces.
- Fluency in English is required; German is a plus.
Key Competencies:
- Strong problem‑ solving skills in time‑critical and safety‑related systems.
- High attention to detail, especially regarding timing, jitter, and protection logic.
- Ability to collaborate with control, power electronics, hardware, and firmware teams.
- Clear communication of complex timing and architecture decisions.
We offer:
-
Company bound by a collective bargaining agreement with 35 hours/week and 30 days of vacation
-
Flexible working time arrangements
-
On-site canteen in Berlin
-
Welcome Days for the perfect start in a global company
Additional Information Relocation Assistance Provided: No
Total Views
0
Apply Clicks
0
Mock Applicants
0
Scraps
0
Similar Jobs

Staff Engineer, Hybrid Cloud Fabric
GEICO · 4 Locations

Software Principal Engineer
Dell · Bangalore, India

Engineer-std cell layout
Micron · Hyderabad - Phoenix Aquila, India

Electrician Engineer (Graveyard Shift)
Wynn Resorts · Las Vegas

Standard Cell PnR Engineer
GlobalFoundries · IND - Karnataka - BANGALORE
About GE Vernova
Reviews
3.8
34 reviews
Work Life Balance
3.7
Compensation
3.7
Culture
3.8
Career
3.7
Management
3.6
77%
Recommend to a Friend
Pros
Good work-life balance and flexible environment
Opportunity for career growth
Competitive compensation and benefits
Cons
Room for improvement in processes
Internal communication could improve
Some organizational bureaucracy
Salary Ranges
309 data points
Junior/L3
Junior/L3 · Business Analyst
0 reports
$92,460
total / year
Base
-
Stock
-
Bonus
-
$78,591
$106,329
Interview Experience
4 interviews
Difficulty
3.3
/ 5
Duration
14-28 weeks
Experience
Positive 0%
Neutral 50%
Negative 50%
Interview Process
1
HR Interview
2
Digital Interview
3
Technical Rounds
4
Hiring Manager Interview
News & Buzz
GE Vernova’s Q4 Was Strong—But the Backlog Number Matters More - MarketBeat
Source: MarketBeat
News
·
4w ago
Jim Cramer GE Vernova Has "Visibility on the Earnings to the 2030s" - Finviz
Source: Finviz
News
·
5w ago
GE Vernova: Priced For Perfection, It's Not Worth The Risk (NYSE:GEV) - Seeking Alpha
Source: Seeking Alpha
News
·
5w ago
GE Vernova Q4 gas turbine orders surge 74% - Utility Dive
Source: Utility Dive
News
·
5w ago
