採用
必須スキル
Python
Meet the Team
Step into Cisco's ASIC Physical Design Team, where innovation meets collaboration. As a group of highly skilled engineers, we're redefining what's possible in silicon technology. Our mission is to drive the future of chip design, managing full chip physical implementation from RTL to GDSII and beyond. Working hand-in-hand with Front-End teams, we transform cutting-edge designs into industry-leading silicon solutions. Here, you'll have the opportunity to shape tomorrow's technology, driving advancements in power, performance, and reliability with every project. Together, we're building the foundation for the future of connectivity.
Your Impact
In this role, you'll drive Cisco's silicon innovation by creating breakthrough solutions that blend hardware and software. You'll solve complex challenges, accelerate design processes, and deliver impactful technology. Beyond your technical work, you'll be part of a culture that values mentorship, celebrates success, and supports your growth. This is your opportunity to shape technology that connects and empowers people worldwide.
-
You will be responsible for macro level RTL to gds implementation and signoff.
-
Work with Front-End teams to understand the design architecture to ensure optimal physical implementation.
-
Execute critical physical design tasks, including gate-level netlist synthesis, floorplanning, placement, Clock Tree Synthesis (CTS), and routing.
-
Optimize designs to achieve industry-leading power, performance, and area (PPA) metrics while maintaining design integrity through formal verification.
-
Conduct Static Timing Analysis (STA), physical verification, formal verification and signoff closure to ensure high-quality results.
-
Analyze and resolve Electromigration (EM) and IR-drop (IR) issues, meeting stringent signoff requirements for reliability and performance.
Minimum Qualifications
-
Bachelor's or Master's degree in Electrical Engineering, Computer Science, or a related field.
-
6+ year minimum of hands-on experience in ASIC design and verification
-
Proven expertise in ASIC physical design and verification with a strong track record of delivering complex projects.
-
Advanced knowledge of block-level synthesis, place-and-route (PnR), and timing closure.
-
First-hand experience with industry-standard PnR and signoff tools such as Synopsys and Cadence.
Preferred Qualifications
-
Comprehensive understanding of all aspects of physical design construction, integration, and methodologies.
-
Proficiency in Physical Design Verification, including techniques like LVS and DRC.
-
Experience with physical design EDA tools and workflows.
-
Advanced expertise in Static Timing Analysis (STA), timing closure, and design constraints.
-
Proficiency in scripting languages like Tcl, Python, or Perl, with a focus on automation and efficiency improvements.
Why Cisco?
At Cisco, we’re revolutionizing how data and infrastructure connect and protect organizations in the AI era – and beyond. We’ve been innovating fearlessly for 40 years to create solutions that power how humans and technology work together across the physical and digital worlds. These solutions provide customers with unparalleled security, visibility, and insights across the entire digital footprint.
Fueled by the depth and breadth of our technology, we experiment and create meaningful solutions. Add to that our worldwide network of doers and experts, and you’ll see that the opportunities to grow and build are limitless. We work as a team, collaborating with empathy to make really big things happen on a global scale. Because our solutions are everywhere, our impact is everywhere.
We are Cisco, and our power starts with you.
総閲覧数
0
応募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人

Senior ASIC/SoC Development Engineer
Nokia · Germany, DE

Sr. RF/Microwave Engineer (Silicon Engineering)
SpaceX · Redmond, WA

Senior Principal ASIC Static Timing Engineer
Northrop Grumman · United States-Maryland-Linthicum; United States-North Carolina-Morrisville

Sr. Product Development Engineer (Silicon)
SpaceX · Bastrop, TX

Staff, Physical Design Engineer
Qualcomm · Santa Clara, California, United States of America
Ciscoについて

Cisco
PublicCisco Systems, Inc. is an American multinational technology conglomerate corporation that develops, manufactures, and sells hardware, software, telecommunications equipment and other high-technology services and products focused on networking, cyber security and AI.
10,001+
従業員数
San Jose
本社所在地
$317B
企業価値
レビュー
4.3
10件のレビュー
ワークライフバランス
3.5
報酬
4.2
企業文化
4.6
キャリア
3.8
経営陣
4.0
78%
友人に勧める
良い点
Supportive and friendly team culture
Flexible work arrangements and remote options
Excellent benefits and competitive compensation
改善点
High-pressure and demanding work environment
Work-life balance challenges
Limited career advancement opportunities
給与レンジ
0件のデータ
L2
L3
L4
L5
L6
L2 · Business Analyst L2
0件のレポート
$70,294
年収総額
基本給
$28,118
ストック
$35,147
ボーナス
$7,029
$49,206
$91,382
面接体験
4件の面接
難易度
3.0
/ 5
期間
14-28週間
体験
ポジティブ 0%
普通 25%
ネガティブ 75%
面接プロセス
1
Application Review
2
Phone Screen
3
Technical Interview Round 1
4
Technical Interview Round 2
5
Behavioral Interview
6
Team Matching
7
Final Round
よくある質問
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
ニュース&話題
Firestarter malware survives Cisco firewall updates, security patches - BleepingComputer
BleepingComputer
News
·
2d ago
Cisco (CSCO) is in Talks to Acquire Astrix Security, The Information Says - Yahoo Finance
Yahoo Finance
News
·
2d ago
Final Trades: Cisco, Hercules Capital and Amazon - CNBC
CNBC
News
·
2d ago
FIRESTARTER Backdoor Hit Federal Cisco Firepower Device, Survives Security Patches - The Hacker News
The Hacker News
News
·
2d ago