採用
必須スキル
Python
This is a hybrid role with four days per week at Cisco’s Yerevan office.
Meet the Team
The Common Hardware Group delivers the silicon, optics, and hardware platforms for Cisco's core Switching, Routing, and Wireless products. The team designs networking hardware for Enterprises, Service Providers, the Public Sector, and Non-Profit Organizations worldwide. Cisco Silicon One (#Cisco Silicon One) is the only unifying silicon architecture in the market, enabling customers to deploy best-of-breed silicon from TOR switches through web-scale data centers and across service provider and enterprise networks with a fully unified routing and switching portfolio. The team is composed of highly skilled engineers working on some of the most complex ASICs in the industry, fostering a collaborative and innovative environment. Joining this team means contributing to groundbreaking solutions that shape the future of networking silicon.
Your Impact
You will be a key member of the Silicon One development organization, collaborating closely with Front-end RTL and backend physical design teams to deeply understand chip architecture. Drive high-quality Design for Test (DFT) verification to ensure robust and reliable silicon solutions that meet Cisco’s standards for performance and innovation. Take part in all aspects of digital design, from micro-architecture to RTL design and qualification. Integrate and verify sub-systems/So Cs, review and enhance RTL codes, and improve flows and methodologies to streamline IP/SoC development and integration. Work closely with the verification team for complex debug and resolution of verification failures, and interact with the physical design team to achieve better physical design Quality of Results (QoR).
Minimum Qualifications
- 5+ years of industry experience in ASIC digital design.
- Proficient in Verilog/System Verilog coding.
- Experience with front-end tools such as Verilog simulators, linting, CDC checkers, synthesis, and formal verification.
- Proficiency to use at least one scripting language (Python, Tcl, and Make).
- Fluency in English, both spoken and written.
Preferred Qualifications
- Familiarity with ASIC development flow.
- Experience with industry-standard interface protocols such as AMBA (AXI, APB, AHB), JTAG, and memories.
- Familiarity with power optimization techniques, power intent (UPF), and power estimation.
- Familiarity with DFT/MBIST is a plus.
- Good communication skills, self-motivated, and well-organized.
Why Cisco?
At Cisco, we’re revolutionizing how data and infrastructure connect and protect organizations in the AI era – and beyond. We’ve been innovating fearlessly for 40 years to create solutions that power how humans and technology work together across the physical and digital worlds. These solutions provide customers with unparalleled security, visibility, and insights across the entire digital footprint.
Fueled by the depth and breadth of our technology, we experiment and create meaningful solutions. Add to that our worldwide network of doers and experts, and you’ll see that the opportunities to grow and build are limitless. We work as a team, collaborating with empathy to make really big things happen on a global scale. Because our solutions are everywhere, our impact is everywhere.
We are Cisco, and our power starts with you.
総閲覧数
0
応募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人

Product Development Engineer
Ford · Livonia, MI, United States, US

Analog/Mixed Signal ASIC Design Engineer
Qualcomm · San Diego, California, United States of America

Next-Gen, High-Speed Memory Subsystem ASIC Digital Design Engineer
Qualcomm · San Diego, California, United States of America

Product Development Engineer - Component Engineer
Ford · Livonia, MI, United States, US

Product Development Engineer - New Glenn (Mid-Level)
Blue Origin · Greater Seattle Area
Ciscoについて

Cisco
PublicCisco Systems, Inc. is an American multinational technology conglomerate corporation that develops, manufactures, and sells hardware, software, telecommunications equipment and other high-technology services and products focused on networking, cyber security and AI.
10,001+
従業員数
San Jose
本社所在地
$317B
企業価値
レビュー
4.3
10件のレビュー
ワークライフバランス
3.5
報酬
4.2
企業文化
4.6
キャリア
3.8
経営陣
4.0
78%
友人に勧める
良い点
Supportive and friendly team culture
Flexible work arrangements and remote options
Excellent benefits and competitive compensation
改善点
High-pressure and demanding work environment
Work-life balance challenges
Limited career advancement opportunities
給与レンジ
0件のデータ
L2
L3
L4
L5
L6
L2 · Business Analyst L2
0件のレポート
$70,294
年収総額
基本給
$28,118
ストック
$35,147
ボーナス
$7,029
$49,206
$91,382
面接体験
4件の面接
難易度
3.0
/ 5
期間
14-28週間
体験
ポジティブ 0%
普通 25%
ネガティブ 75%
面接プロセス
1
Application Review
2
Phone Screen
3
Technical Interview Round 1
4
Technical Interview Round 2
5
Behavioral Interview
6
Team Matching
7
Final Round
よくある質問
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
ニュース&話題
Firestarter malware survives Cisco firewall updates, security patches - BleepingComputer
BleepingComputer
News
·
5d ago
Cisco (CSCO) is in Talks to Acquire Astrix Security, The Information Says - Yahoo Finance
Yahoo Finance
News
·
5d ago
Final Trades: Cisco, Hercules Capital and Amazon - CNBC
CNBC
News
·
5d ago
FIRESTARTER Backdoor Hit Federal Cisco Firepower Device, Survives Security Patches - The Hacker News
The Hacker News
News
·
5d ago