採用
必須スキル
Python
Who you'll work with:
Our creative and talented Physical Design team in Bangalore, India. As a member of this team you will be involved in creating next generation state-of-the-art networking chips in advanced process node. You will drive the backend process through the entire RTL 2 GDS Implementation flow including hierarchical floor planning, place & route, timing closure, power integrity, static timing verification, physical verification and equivalence checks, with special focus on performance & die size optimization.
What you will do:
-
Analyzes current generation quality and efficiency gaps to identify proper incremental or evolutionary changes to the existing physical design related Tools, Flow and Methodology.
-
Work closely with various teams such as physical design, RTL, DFT, tool/flow owners, and EDA vendors to improve physical design methodologies.
-
Good understanding of different CTS strategies and providing the feedback to Implementation Team.
-
As member of physical design team, drive methodologies and “best known methods” to streamline and automate physical design work.
-
STA setup, convergence methodology, reviews and sign-off for Multi-Mode and Multi-corner designs.
-
Good at Timing ECO Implementation strategy development/convergence. Should have an experience in enabling the Tweaker/Primetime based ECO flows.
-
Work on Automation scripts within STA tools for Methodology development Excellent debugging skills in implementation issues and ability to produce creative solutions.
-
Evaluate multiple timing methodologies/tools on different designs and technology nodes.
-
Good scripting skills (TCL/SHELL/PERL/Python) is a MUST
Who you are:
You are an ASIC engineer with 10+ years of related work experience with a broad mix of technologies including:
-
All aspects of ASIC Physical implementation including Floor planning, Clock and Power distribution, global signal planning, I/O planning and hard IP integration.
-
Hierarchical design implementation approach, Timing closure, physical convergence.
-
Power Integrity Analysis
-
Experience with large designs (>100M gates) utilizing state of the art sub 16/14/7/5/3nm technologies.
-
Familiarity with various process related design issues including Design for Yield and Manufacturability, multi-Vt strategies.
You should also have hands on experience with the following Tool sets
-
Floor planning and P&R tools: Cadence Innovus & Synopsys ICC2
-
Synthesis Tools: Synopsys DC/FC
-
Formal Verification : Synopsys Formality and Cadence LEC
-
Static Timing verification: Primetime-DMSA
-
Power Integrity : Apache Redhawk
-
Physical Design Verification Synopsys ICV, Mentor Calibre
-
Scripting: TCL, Perl is required; Python is a plus
Bachelor's or a Master’s Degree in Electrical or Computer Engineering required
Why Cisco?
At Cisco, we’re revolutionizing how data and infrastructure connect and protect organizations in the AI era – and beyond. We’ve been innovating fearlessly for 40 years to create solutions that power how humans and technology work together across the physical and digital worlds. These solutions provide customers with unparalleled security, visibility, and insights across the entire digital footprint.
Fueled by the depth and breadth of our technology, we experiment and create meaningful solutions. Add to that our worldwide network of doers and experts, and you’ll see that the opportunities to grow and build are limitless. We work as a team, collaborating with empathy to make really big things happen on a global scale. Because our solutions are everywhere, our impact is everywhere.
We are Cisco, and our power starts with you.
総閲覧数
0
応募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人

Systems/Software Engineer - Embedded(RIS)
HPE · Bangalore, Karnātaka, India

Embedded Software Engineer
HPE · Bangalore, Karnātaka, India

Embedded Software Engineer - BSP
Aptiv · Bangalore, India

Systems/Software Engineer - Embedded(RIS)
Juniper Networks · Bangalore, Karnataka, India

Architect- Embedded Development/ AI and Robotics & Edge AI
Aptiv · Bangalore, India
Ciscoについて

Cisco
PublicCisco Systems, Inc. is an American multinational technology conglomerate corporation that develops, manufactures, and sells hardware, software, telecommunications equipment and other high-technology services and products focused on networking, cyber security and AI.
10,001+
従業員数
San Jose
本社所在地
$317B
企業価値
レビュー
4.3
10件のレビュー
ワークライフバランス
3.2
報酬
4.1
企業文化
4.5
キャリア
3.7
経営陣
3.8
78%
友人に勧める
良い点
Great team culture and supportive colleagues
Flexible hours and remote work options
Excellent benefits and competitive compensation
改善点
High-pressure and demanding work environment
Work-life balance challenges
Limited career advancement opportunities
給与レンジ
0件のデータ
L2
L3
L4
L5
L6
L2 · Business Analyst L2
0件のレポート
$70,294
年収総額
基本給
$28,118
ストック
$35,147
ボーナス
$7,029
$49,206
$91,382
面接体験
4件の面接
難易度
3.0
/ 5
期間
14-28週間
体験
ポジティブ 0%
普通 25%
ネガティブ 75%
面接プロセス
1
Application Review
2
Phone Screen
3
Technical Interview Round 1
4
Technical Interview Round 2
5
Behavioral Interview
6
Team Matching
7
Final Round
よくある質問
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
ニュース&話題
A Look At Cisco Systems (CSCO) Valuation After Rising AI And Cybersecurity Attention - simplywall.st
simplywall.st
News
·
3d ago
Flawed Cisco update threatens to stop APs from getting further patches - Network World
Network World
News
·
3d ago
Cisco tells Webex users to patch critical security flaws immediately - TechRadar
TechRadar
News
·
4d ago
Cisco targets broadcasters with promise of one fabric to rule them all - SDxCentral
SDxCentral
News
·
4d ago