必須スキル
Python
Meet the Team
Join the Physical Design CAD & Methodology Team—a technically strong group responsible for developing and supporting RTL-to-GDS Physical Design implementation and signoff flows across multiple ASIC programs.
Our team works closely with Physical Design, STA, Power, Physical Verification, and Front-End teams to enable efficient execution, consistent QoR, and reliable tape-outs. We value engineers who combine hands-on technical depth with a growing sense of ownership, collaboration, and continuous improvement. If you enjoy improving flows, solving complex PD problems, and expanding your technical influence, this role is a great fit.
Your Impact
As a Physical Design Flow & Methodology Engineer, you will take end-to-end ownership of key portions of the PD flow, contributing to implementation and signoff methodology from synthesis handoff through GDS delivery.
You will develop, enhance, and maintain block- and chip-level PD flows, debug timing, power, congestion, and physical verification issues, and work closely with design teams to improve convergence and predictability. You will contribute to methodology definition, automation, and best practices, and help drive adoption across projects.
In this role, you will wok on implementation tool flows and methodologiesto enhance and add new features. Your work will have direct impact on QoR, turnaround time, and tape-out success, while allowing you to grow toward senior-level technical leadership.
Minimum Qualifications
-
Bachelor’s or higher degree in Electrical Engineering, Computer Engineering, or a related field
-
5+ years of experience in ASIC Physical Design, PD flow/methodology, or CAD engineering
-
Hands-on experience with Physical Design implementation and tools, such as: Fusion Compiler or Innovus, Prime Time or Tempus
-
Strong understanding of RTL-to-GDS Physical Design flow, including synthesis handoff, placement, CTS, routing, and ECOs
-
Solid experience with timing, power, and physical verification signoff
-
Proficiency in at least one scripting language (Tcl, Python, or Shell)
-
Ability to independently debug flow, tool, and QoR issues and propose improvements
Preferred Qualifications
-
Experience contributing to PD flow automation and methodology enhancements
-
Familiarity with ASIC signoff collateral, including: Liberty (.lib), LEF/DEF, GDS; SDC, SPEF, SDF
-
Multi-voltage design experience
-
Understanding of MCMM timing and signoff strategies
-
Exposure to power integrity analysis (IR drop, EM/EMIR)
-
Experience supporting or mentoring junior engineers
-
Strong attention to detail with a focus on quality, reproducibility, and maintainability
-
Ability to clearly document flows and communicate methodology updates to users
Why Cisco?
At Cisco, we’re revolutionizing how data and infrastructure connect and protect organizations in the AI era – and beyond. We’ve been innovating fearlessly for 40 years to create solutions that power how humans and technology work together across the physical and digital worlds. These solutions provide customers with unparalleled security, visibility, and insights across the entire digital footprint.
Fueled by the depth and breadth of our technology, we experiment and create meaningful solutions. Add to that our worldwide network of doers and experts, and you’ll see that the opportunities to grow and build are limitless. We work as a team, collaborating with empathy to make really big things happen on a global scale. Because our solutions are everywhere, our impact is everywhere.
We are Cisco, and our power starts with you.
閲覧数
0
応募クリック
0
Mock Apply
0
スクラップ
0
類似の求人
Ciscoについて

Cisco
PublicCisco Systems, Inc. is an American multinational technology conglomerate corporation that develops, manufactures, and sells hardware, software, telecommunications equipment and other high-technology services and products focused on networking, cyber security and AI.
10,001+
従業員数
San Jose
本社所在地
$317B
企業価値
レビュー
10件のレビュー
4.3
10件のレビュー
ワークライフバランス
3.5
報酬
4.2
企業文化
4.6
キャリア
3.8
経営陣
4.0
78%
知人への推奨率
良い点
Supportive and friendly team culture
Flexible work arrangements and remote options
Excellent benefits and competitive compensation
改善点
High-pressure and demanding work environment
Work-life balance challenges
Limited career advancement opportunities
給与レンジ
0件のデータ
L2
L6
L3
L4
L5
L2 · Business Analyst L2
0件のレポート
$70,294
年収総額
基本給
$28,118
ストック
$35,147
ボーナス
$7,029
$49,206
$91,382
面接レビュー
レビュー4件
難易度
3.0
/ 5
期間
14-28週間
体験
ポジティブ 0%
普通 25%
ネガティブ 75%
面接プロセス
1
Application Review
2
Phone Screen
3
Technical Interview Round 1
4
Technical Interview Round 2
5
Behavioral Interview
6
Team Matching
7
Final Round
よくある質問
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
最新情報
Interchange Capital Partners LLC Grows Position in Cisco Systems, Inc. $CSCO - MarketBeat
MarketBeat
News
·
1w ago
Why This Quantum Switch Prototype Might Be Cisco’s Most Important Announcement in Years - inc.com
inc.com
News
·
1w ago
How connectivity is shaping the future of surgical care - Cisco Blogs
Cisco Blogs
News
·
1w ago
Cisco loops partner channels into Google Cloud Marketplace procurements - SDxCentral
SDxCentral
News
·
1w ago




