
The bridge to possible.
ASIC Design Verification Engineer | UVM | Exp. 8+ years
必須スキル
Python
Meet the Team:
- The Common Hardware Group (CHG) delivers the silicon, optics, and hardware platforms for Cisco's core Switching, Routing, and Wireless products. We craft the networking hardware for Enterprises and Service Providers, the Public Sector, and Non-Profit Organizations across the world. Cisco Silicon One (#Cisco Silicon One) is the only unifying silicon architecture in the market that enables customers to deploy the best-of-breed silicon from Top of Rack (TOR) switches all the way through web scale data centers and across service provider, enterprise networks, and data centers with a fully unified routing and switching portfolio. Come join us and take part in shaping Cisco's ground-breaking solutions by crafting, developing and testing some of the most sophisticated ASICs being developed in the industry. You will engage in dynamic collaboration with verification engineers, designers, and multi-functional teams, working together to ensure the successful verification of the ASIC throughout its lifecycle.Your Impact- You will contribute to developing Cisco’s progressive data center solutions by crafting industry-leading sophisticated chips, with full exposure to all aspects of our systems and applications, including silicon, hardware, software, telemetry, and security. Specific responsibilities include
- Architect block, cluster and top-level DV environment infrastructure.
- Develop DV infrastructure from scratch.
- Maintain and improve existing DV environments.
- Develop test plans and tests for qualifying design at block, cluster and higher-level environments with mix of constraint random and advised stimulus.
- Ensure complete verification coverage through implementation and review of code and functional coverage.
- Ensure RTL quality with qualifying the design with Gate Level Simulations on netlist.
- Collaborate closely with designers, architects, and software teams to address and debug issues during post-silicon bring-up, ensuring seamless integration and efficient performance.
- Support testing of design in emulation.
- Lead all aspects of and manage the ASIC bring-up process.
Minimum Qualifications- Bachelor’s Degree or equivalent experience in EE, CE, or other related field. - 7+ years of related ASIC design verification experience.
- Proficient in ASIC verification using UVM/System Verilog.
- Proficient in verifying sophisticated blocks, clusters and top level for ASIC.
- Experience building test benches from scratch, hands on experience with System Verilog constraints, structures and classes.
- Scripting experience with Perl and/or Python.
Preferred Qualifications- Master’s Degree in EE or CE with 5+ years of relevant work experience. - Experience with Forwarding logic/Parsers/P4.
- Experience with Veloce/Palladium/Zebu/HAPS.
- Formal verification (iev/vc formal) knowledge.
- Demonstrated ability on one or more protocols (PCIe, Ethernet, RDMA, TCP).
Why Cisco?
At Cisco, we’re revolutionizing how data and infrastructure connect and protect organizations in the AI era – and beyond. We’ve been innovating fearlessly for 40 years to create solutions that power how humans and technology work together across the physical and digital worlds. These solutions provide customers with unparalleled security, visibility, and insights across the entire digital footprint.
Fueled by the depth and breadth of our technology, we experiment and create meaningful solutions. Add to that our worldwide network of doers and experts, and you’ll see that the opportunities to grow and build are limitless. We work as a team, collaborating with empathy to make really big things happen on a global scale. Because our solutions are everywhere, our impact is everywhere.
We are Cisco, and our power starts with you.
閲覧数
0
応募クリック
0
Mock Apply
0
スクラップ
0
類似の求人
Ciscoについて

Cisco
PublicCisco Systems, Inc. is an American multinational technology conglomerate corporation that develops, manufactures, and sells hardware, software, telecommunications equipment and other high-technology services and products focused on networking, cyber security and AI.
10,001+
従業員数
San Jose
本社所在地
$317B
企業価値
レビュー
10件のレビュー
4.3
10件のレビュー
ワークライフバランス
3.5
報酬
4.2
企業文化
4.6
キャリア
3.8
経営陣
4.0
78%
知人への推奨率
良い点
Supportive and friendly team culture
Flexible work arrangements and remote options
Excellent benefits and competitive compensation
改善点
High-pressure and demanding work environment
Work-life balance challenges
Limited career advancement opportunities
給与レンジ
0件のデータ
L2
L6
M3
M4
M5
M6
L3
L4
L5
L2 · Graphic Designer L2
0件のレポート
$144,950
年収総額
基本給
$57,980
ストック
$72,475
ボーナス
$14,495
$101,465
$188,435
面接レビュー
レビュー4件
難易度
3.0
/ 5
期間
14-28週間
体験
ポジティ ブ 0%
普通 25%
ネガティブ 75%
面接プロセス
1
Application Review
2
Phone Screen
3
Technical Interview Round 1
4
Technical Interview Round 2
5
Behavioral Interview
6
Team Matching
7
Final Round
よくある質問
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
最新情報
Interchange Capital Partners LLC Grows Position in Cisco Systems, Inc. $CSCO - MarketBeat
MarketBeat
News
·
1w ago
Why This Quantum Switch Prototype Might Be Cisco’s Most Important Announcement in Years - inc.com
inc.com
News
·
1w ago
How connectivity is shaping the future of surgical care - Cisco Blogs
Cisco Blogs
News
·
1w ago
Cisco loops partner channels into Google Cloud Marketplace procurements - SDxCentral
SDxCentral
News
·
1w ago




