热门公司

Cisco
Cisco

The bridge to possible.

Engineering Technical Leader

职能工程
级别中级
地点Armenia, United States
方式现场办公
类型全职
发布2个月前
立即申请

必备技能

Python

Meet the team

Join the Silicon One Team at Cisco, a group at the forefront of developing Cisco's groundbreaking silicon architecture. We are a collaborative unit focused on pushing the boundaries of ASIC design for advanced process nodes. As part of our team, you will contribute to defining innovative Physical Design methodologies and creating robust flows essential for developing our complex chips. You will also have the opportunity to work hands-on with the Physical Design of intricate chip partitions.

Your Impact

You are a detail-oriented DFT Timing Engineer with strong analytical skills and a deep understanding of timing constraints, such as clock groups, various exceptions, clock exclusivity.

You will collaborate effectively with cross-functional teams, communicate complex timing data clearly.

Responsibilities will include:

  • Developing timing constraints at block, sub-chip, and full-chip levels in test modes, performing quality checks such as duplicated constraints, promotion/demotion between block and top level SDCs.
  • Check timing for unconstrained endpoints, no clock, etc.
  • Your role may include SDC validation, CDC delay check, and SDC flow development.
  • Developing methodologies, guidelines, and checklists to streamline STA work, resolve design and flow issues, and drive execution to ensure progress and accuracy.

Minimum Qualifications

  • Bachelor’s degree in electrical or computer engineering (or other equivalent field) with 8+ years of related work experience.
  • Experience with block/full chip SDC development in test modes (scan shift, scan capture, atpg capture modes).
  • Expertise in Static Timing Analysis and prior working experience with STA tools like Prime Time.
  • Programming skills in at least 2 or more of the following languages: Perl, TCL, Python, Makefile, or other relative scripting languages.

Preferred Qualifications

  • Master’s degree in electrical or computer engineering (or other equivalent field) with 6+ years of related work experience.
  • Background in debugging and analyzing timing constraints, timing closure of DFT modes such as scan shift/capture and BIST.
  • Prior working experience with SDC debugging & STA tools: Synopsys GCA/TCM/Primetime.
  • Prior working experience with synthesis tools: Synopsys Fusion Compiler.
  • Prior working experience with Tessent tool: DFT insertion in RTL.
  • Strong communication skills and team player.

Why Cisco?

At Cisco, we’re revolutionizing how data and infrastructure connect and protect organizations in the AI era – and beyond. We’ve been innovating fearlessly for 40 years to create solutions that power how humans and technology work together across the physical and digital worlds. These solutions provide customers with unparalleled security, visibility, and insights across the entire digital footprint.

Fueled by the depth and breadth of our technology, we experiment and create meaningful solutions. Add to that our worldwide network of doers and experts, and you’ll see that the opportunities to grow and build are limitless. We work as a team, collaborating with empathy to make really big things happen on a global scale. Because our solutions are everywhere, our impact is everywhere.

We are Cisco, and our power starts with you.

浏览量

0

申请点击

0

Mock Apply

0

收藏

0

关于Cisco

Cisco

Cisco

Public

Cisco Systems, Inc. is an American multinational technology conglomerate corporation that develops, manufactures, and sells hardware, software, telecommunications equipment and other high-technology services and products focused on networking, cyber security and AI.

10,001+

员工数

San Jose

总部位置

$317B

企业估值

评价

10条评价

4.3

10条评价

工作生活平衡

3.5

薪酬

4.2

企业文化

4.6

职业发展

3.8

管理层

4.0

78%

推荐率

优点

Supportive and friendly team culture

Flexible work arrangements and remote options

Excellent benefits and competitive compensation

缺点

High-pressure and demanding work environment

Work-life balance challenges

Limited career advancement opportunities

薪资范围

0个数据点

L2

L6

L3

L4

L5

L2 · Business Analyst L2

0份报告

$70,294

年薪总额

基本工资

$28,118

股票

$35,147

奖金

$7,029

$49,206

$91,382

面试评价

4条评价

难度

3.0

/ 5

时长

14-28周

体验

正面 0%

中性 25%

负面 75%

面试流程

1

Application Review

2

Phone Screen

3

Technical Interview Round 1

4

Technical Interview Round 2

5

Behavioral Interview

6

Team Matching

7

Final Round

常见问题

Coding/Algorithm

System Design

Behavioral/STAR

Technical Knowledge