
The bridge to possible.
Engineering Technical Leader
必須スキル
Python
Meet the team
Join the Silicon One Team at Cisco, a group at the forefront of developing Cisco's groundbreaking silicon architecture. We are a collaborative unit focused on pushing the boundaries of ASIC design for advanced process nodes. As part of our team, you will contribute to defining innovative Physical Design methodologies and creating robust flows essential for developing our complex chips. You will also have the opportunity to work hands-on with the Physical Design of intricate chip partitions.
Your Impact
You are a detail-oriented DFT Timing Engineer with strong analytical skills and a deep understanding of timing constraints, such as clock groups, various exceptions, clock exclusivity.
You will collaborate effectively with cross-functional teams, communicate complex timing data clearly.
Responsibilities will include:
- Developing timing constraints at block, sub-chip, and full-chip levels in test modes, performing quality checks such as duplicated constraints, promotion/demotion between block and top level SDCs.
- Check timing for unconstrained endpoints, no clock, etc.
- Your role may include SDC validation, CDC delay check, and SDC flow development.
- Developing methodologies, guidelines, and checklists to streamline STA work, resolve design and flow issues, and drive execution to ensure progress and accuracy.
Minimum Qualifications
- Bachelor’s degree in electrical or computer engineering (or other equivalent field) with 8+ years of related work experience.
- Experience with block/full chip SDC development in test modes (scan shift, scan capture, atpg capture modes).
- Expertise in Static Timing Analysis and prior working experience with STA tools like Prime Time.
- Programming skills in at least 2 or more of the following languages: Perl, TCL, Python, Makefile, or other relative scripting languages.
Preferred Qualifications
- Master’s degree in electrical or computer engineering (or other equivalent field) with 6+ years of related work experience.
- Background in debugging and analyzing timing constraints, timing closure of DFT modes such as scan shift/capture and BIST.
- Prior working experience with SDC debugging & STA tools: Synopsys GCA/TCM/Primetime.
- Prior working experience with synthesis tools: Synopsys Fusion Compiler.
- Prior working experience with Tessent tool: DFT insertion in RTL.
- Strong communication skills and team player.
Why Cisco?
At Cisco, we’re revolutionizing how data and infrastructure connect and protect organizations in the AI era – and beyond. We’ve been innovating fearlessly for 40 years to create solutions that power how humans and technology work together across the physical and digital worlds. These solutions provide customers with unparalleled security, visibility, and insights across the entire digital footprint.
Fueled by the depth and breadth of our technology, we experiment and create meaningful solutions. Add to that our worldwide network of doers and experts, and you’ll see that the opportunities to grow and build are limitless. We work as a team, collaborating with empathy to make really big things happen on a global scale. Because our solutions are everywhere, our impact is everywhere.
We are Cisco, and our power starts with you.
閲覧数
0
応募クリック
0
Mock Apply
0
スクラップ
0
類似の求人

Engineering Technical Leader - Process
Kimberly-Clark · USA-WI-Marinette

Technical Leader, Power Systems
Schneider Electric · Nashville, Tennessee; Dallas, Texas

Equipment Engineering Team Leader: CVD
Samsung · 1530 FM 973 Taylor, TX, USA

PIC Development Technical Leader
Nokia · United States, US

PCS LATAM Engineering Leader
GE Vernova · Campinas
Ciscoについて

Cisco
PublicCisco Systems, Inc. is an American multinational technology conglomerate corporation that develops, manufactures, and sells hardware, software, telecommunications equipment and other high-technology services and products focused on networking, cyber security and AI.
10,001+
従業員数
San Jose
本社所在地
$317B
企業価値
レビュー
10件のレビュー
4.3
10件のレビュー
ワークライフバランス
3.5
報酬
4.2
企業文化
4.6
キャリア
3.8
経営陣
4.0
78%
知人への推奨率
良い点
Supportive and friendly team culture
Flexible work arrangements and remote options
Excellent benefits and competitive compensation
改善点
High-pressure and demanding work environment
Work-life balance challenges
Limited career advancement opportunities
給与レンジ
0件のデータ
L2
L6
L3
L4
L5
L2 · Business Analyst L2
0件のレポート
$70,294
年収総額
基本給
$28,118
ストック
$35,147
ボーナス
$7,029
$49,206
$91,382
面接レビュー
レビュー4件
難易度
3.0
/ 5
期間
14-28週間
体験
ポジティブ 0%
普通 25%
ネガティブ 75%
面接プロセス
1
Application Review
2
Phone Screen
3
Technical Interview Round 1
4
Technical Interview Round 2
5
Behavioral Interview
6
Team Matching
7
Final Round
よくある質問
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
最新情報
Interchange Capital Partners LLC Grows Position in Cisco Systems, Inc. $CSCO - MarketBeat
MarketBeat
News
·
1w ago
Why This Quantum Switch Prototype Might Be Cisco’s Most Important Announcement in Years - inc.com
inc.com
News
·
1w ago
How connectivity is shaping the future of surgical care - Cisco Blogs
Cisco Blogs
News
·
1w ago
Cisco loops partner channels into Google Cloud Marketplace procurements - SDxCentral
SDxCentral
News
·
1w ago