
The bridge to possible.
ASIC Engineering Technical Leader G11 | RTL | STA | Floor Planning | Physical Design Verification | Node Exp | 12-17 years | 2008251
필수 스킬
Python
Meet The Team
Our creative and talented Physical Design team in Bangalore, India. As a member of this team you will be involved in creating next generation state-of-the-art networking chips in advanced process node. You will drive the backend process through the entire RTL 2 GDS Implementation flow including hierarchical floor planning, place & route, timing closure, power integrity, static timing verification, physical verification and equivalence checks, with special focus on performance & die size optimization.
Your Impact
- Analyzes current generation quality and efficiency gaps to identify proper incremental or evolutionary changes to the existing physical design related Tools, Flow and Methodology.
- Work closely with various teams such as physical design, RTL, DFT, tool/flow owners, and EDA vendors to improve physical design methodologies.
- Good understanding of different CTS strategies and providing the feedback to Implementation Team.
- As member of physical design team, drive methodologies and “best known methods” to streamline and automate physical design work.
- STA setup, convergence methodology, reviews and sign-off for Multi-Mode and Multi-corner designs.
- Good at Timing ECO Implementation strategy development/convergence. Should have an experience in enabling the Tweaker/Primetime based ECO flows.
- Work on Automation scripts within STA tools for Methodology development Excellent debugging skills in implementation issues and ability to produce creative solutions.
- Evaluate multiple timing methodologies/tools on different designs and technology nodes.
- Good scripting skills (TCL/SHELL/PERL/Python) is a MUST
Minimum Quaification
You are an ASIC engineer with 13+ years of related work experience with a broad mix of technologies including:
- All aspects of ASIC Physical implementation including Floor planning, Clock and Power distribution, global signal planning, I/O planning and hard IP integration.
- Hierarchical design implementation approach, Timing closure, physical convergence.
- Power Integrity Analysis
- Experience with large designs (>100M gates) utilizing state of the art sub 16/14/7/5/3nm technologies.
- Familiarity with various process related design issues including Design for Yield and Manufacturability, multi-Vt strategies.
Preffered Qualifications
- Floor planning and P&R tools: Cadence Innovus & Synopsys ICC2
- Synthesis Tools: Synopsys DC/FC
- Formal Verification : Synopsys Formality and Cadence LEC
- Static Timing verification: Primetime-DMSA
- Power Integrity : Apache Redhawk
- Physical Design Verification Synopsys ICV, Mentor Calibre
- Scripting: TCL, Perl is required; Python is a plus
Bachelor's or a Master’s Degree in Electrical or Computer Engineering required
Why Cisco?
At Cisco, we’re revolutionizing how data and infrastructure connect and protect organizations in the AI era – and beyond. We’ve been innovating fearlessly for 40 years to create solutions that power how humans and technology work together across the physical and digital worlds. These solutions provide customers with unparalleled security, visibility, and insights across the entire digital footprint.
Fueled by the depth and breadth of our technology, we experiment and create meaningful solutions. Add to that our worldwide network of doers and experts, and you’ll see that the opportunities to grow and build are limitless. We work as a team, collaborating with empathy to make really big things happen on a global scale. Because our solutions are everywhere, our impact is everywhere.
We are Cisco, and our power starts with you.
전체 조회수
0
전체 지원 클릭
0
전체 Mock Apply
0
전체 스크랩
0
비슷한 채용공고

Physical Design Engineer - Foundry Team
Samsung · SSIR, Goldstone, Bangalore, India

Analyst II, Design
Kraft Heinz · Ahmedabad - Venus Stratum GCC

(CPU)L2 Cache Design Engineer – Micro-Architecture & Coherency
Qualcomm · Bangalore, Karnataka, India

Advanced Mech Design Engr
Honeywell · Pune, Maharashtra, India, IN

Expert UX & Web Designer
Amgen · India - Hyderabad
Cisco 소개

Cisco
PublicCisco Systems, Inc. is an American multinational technology conglomerate corporation that develops, manufactures, and sells hardware, software, telecommunications equipment and other high-technology services and products focused on networking, cyber security and AI.
10,001+
직원 수
San Jose
본사 위치
$317B
기업 가치
리뷰
10개 리뷰
4.3
10개 리뷰
워라밸
3.5
보상
4.2
문화
4.6
커리어
3.8
경영진
4.0
78%
지인 추천률
장점
Supportive and friendly team culture
Flexible work arrangements and remote options
Excellent benefits and competitive compensation
단점
High-pressure and demanding work environment
Work-life balance challenges
Limited career advancement opportunities
연봉 정보
0개 데이터
L2
L6
M3
M4
M5
M6
L3
L4
L5
L2 · Graphic Designer L2
0개 리포트
$144,950
총 연봉
기본급
$57,980
주식
$72,475
보너스
$14,495
$101,465
$188,435
면접 후기
후기 4개
난이도
3.0
/ 5
소요 기간
14-28주
경험
긍정 0%
보통 25%
부정 75%
면접 과정
1
Application Review
2
Phone Screen
3
Technical Interview Round 1
4
Technical Interview Round 2
5
Behavioral Interview
6
Team Matching
7
Final Round
자주 나오는 질문
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
최근 소식
Interchange Capital Partners LLC Grows Position in Cisco Systems, Inc. $CSCO - MarketBeat
MarketBeat
News
·
1w ago
Why This Quantum Switch Prototype Might Be Cisco’s Most Important Announcement in Years - inc.com
inc.com
News
·
1w ago
How connectivity is shaping the future of surgical care - Cisco Blogs
Cisco Blogs
News
·
1w ago
Cisco loops partner channels into Google Cloud Marketplace procurements - SDxCentral
SDxCentral
News
·
1w ago