Jobs
ASIC Engineering Technical Leader G11 | RTL | STA | Floor Planning | Physical Design Verification | Node Exp | 12-17 years | 2008251

ASIC Engineering Technical Leader G11 | RTL | STA | Floor Planning | Physical Design Verification | Node Exp | 12-17 years | 2008251
2 Locations
·
On-site
·
Full-time
·
5d ago
Meet The Team
Our creative and talented Physical Design team in Bangalore, India. As a member of this team you will be involved in creating next generation state-of-the-art networking chips in advanced process node. You will drive the backend process through the entire RTL 2 GDS Implementation flow including hierarchical floor planning, place & route, timing closure, power integrity, static timing verification, physical verification and equivalence checks, with special focus on performance & die size optimization.
Your Impact
- Analyzes current generation quality and efficiency gaps to identify proper incremental or evolutionary changes to the existing physical design related Tools, Flow and Methodology.
- Work closely with various teams such as physical design, RTL, DFT, tool/flow owners, and EDA vendors to improve physical design methodologies.
- Good understanding of different CTS strategies and providing the feedback to Implementation Team.
- As member of physical design team, drive methodologies and “best known methods” to streamline and automate physical design work.
- STA setup, convergence methodology, reviews and sign-off for Multi-Mode and Multi-corner designs.
- Good at Timing ECO Implementation strategy development/convergence. Should have an experience in enabling the Tweaker/Primetime based ECO flows.
- Work on Automation scripts within STA tools for Methodology development Excellent debugging skills in implementation issues and ability to produce creative solutions.
- Evaluate multiple timing methodologies/tools on different designs and technology nodes.
- Good scripting skills (TCL/SHELL/PERL/Python) is a MUST
Minimum Quaification
You are an ASIC engineer with 13+ years of related work experience with a broad mix of technologies including:
- All aspects of ASIC Physical implementation including Floor planning, Clock and Power distribution, global signal planning, I/O planning and hard IP integration.
- Hierarchical design implementation approach, Timing closure, physical convergence.
- Power Integrity Analysis
- Experience with large designs (>100M gates) utilizing state of the art sub 16/14/7/5/3nm technologies.
- Familiarity with various process related design issues including Design for Yield and Manufacturability, multi-Vt strategies.
Preffered Qualifications
- Floor planning and P&R tools: Cadence Innovus & Synopsys ICC2
- Synthesis Tools: Synopsys DC/FC
- Formal Verification : Synopsys Formality and Cadence LEC
- Static Timing verification: Primetime-DMSA
- Power Integrity : Apache Redhawk
- Physical Design Verification Synopsys ICV, Mentor Calibre
- Scripting: TCL, Perl is required; Python is a plus
Bachelor's or a Master’s Degree in Electrical or Computer Engineering required
Why Cisco?
At Cisco, we’re revolutionizing how data and infrastructure connect and protect organizations in the AI era – and beyond. We’ve been innovating fearlessly for 40 years to create solutions that power how humans and technology work together across the physical and digital worlds. These solutions provide customers with unparalleled security, visibility, and insights across the entire digital footprint.
Fueled by the depth and breadth of our technology, we experiment and create meaningful solutions. Add to that our worldwide network of doers and experts, and you’ll see that the opportunities to grow and build are limitless. We work as a team, collaborating with empathy to make really big things happen on a global scale. Because our solutions are everywhere, our impact is everywhere.
We are Cisco, and our power starts with you.
Total Views
0
Apply Clicks
0
Mock Applicants
0
Scraps
0
Similar Jobs

Senior Transmission Line Designer
Leidos · 2 Locations

Fluid Systems Design Engineer - New Glenn Upper Stage & Payload Fairing
Blue Origin · 2 Locations

Product Artwork, Design Lead
Johnson & Johnson · 2 Locations

Senior Director, Physical Design
Marvell · 2 Locations

Motion Graphics Designer
Medtronic · 2 Locations
About Cisco

Cisco
PublicCisco Systems, Inc. is an American multinational technology conglomerate corporation that develops, manufactures, and sells hardware, software, telecommunications equipment and other high-technology services and products focused on networking, cyber security and AI.
10,001+
Employees
2 Locations
Headquarters
$317B
Valuation
Reviews
3.4
3 reviews
Work Life Balance
2.0
Compensation
3.0
Culture
2.5
Career
2.5
Management
2.0
25%
Recommend to a Friend
Pros
Respectable company reputation
Good for resume/interviews
Recognized brand name
Cons
Poor communication/ghosting candidates
Work-life balance concerns
Overwork culture
Salary Ranges
0 data points
L2
L3
L4
L5
L6
M3
M4
M5
M6
L2 · Graphic Designer L2
0 reports
$144,950
total / year
Base
$57,980
Stock
$72,475
Bonus
$14,495
$101,465
$188,435
Interview Experience
4 interviews
Difficulty
3.0
/ 5
Duration
14-28 weeks
Experience
Positive 0%
Neutral 25%
Negative 75%
Interview Process
1
Application Review
2
Phone Screen
3
Technical Interview Round 1
4
Technical Interview Round 2
5
Behavioral Interview
6
Team Matching
7
Final Round
Common Questions
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
News & Buzz
Cisco stock price: CSCO closes at $78.32 — what could move the shares next week - TechStock²
Source: TechStock²
News
·
5w ago
Cisco Climbs Toward Highs While IREN Faces 10% Reality Check - Eudaimonia and Co
Source: Eudaimonia and Co
News
·
5w ago
Howard Capital Management Inc. Grows Position in Cisco Systems, Inc. $CSCO - MarketBeat
Source: MarketBeat
News
·
5w ago
Cisco sees vulnerability exploitation top phishing in Q4 - Cybersecurity Dive
Source: Cybersecurity Dive
News
·
5w ago