招聘
Meet the team
Join our dynamic Test Timing Engineering team, a group of passionate experts dedicated to ensuring robust and accurate timing constraints for advanced chip designs. Our work is critical to the success of the broader silicon design process, enabling efficient test and verification of complex integrated circuits. The team is mid-sized, blending seasoned engineers with fresh perspectives, fostering a collaborative and supportive environment. You’ll find an atmosphere of innovation, continuous learning, and strong cross-functional collaboration, all driven by a commitment to technical excellence. If you thrive on solving challenging problems and making a tangible impact on product quality, you’ll feel right at home here.
Your impact
As a Test Timing Engineer, you will play a pivotal role in developing and validating timing constraints that ensure the accuracy and reliability of advanced chip designs.
-
Own the creation and validation of timing constraints at block, sub-chip, and full-chip levels in various test modes.
-
Perform quality checks, including identifying duplicated constraints and verifying unconstrained endpoints, to drive robust timing analysis.
-
Develop and enhance methodologies, guidelines, and checklists to streamline static timing analysis (STA) workflows.
-
Collaborate with cross-functional teams to resolve timing and design flow issues, accelerating project execution.
-
Implement and maintain SDC flows and validation processes to ensure compliance and accuracy across all design stages.
Minimum qualifications
-
Bachelor’s degree in electrical or computer engineering (or equivalent field) with 8+ years of relevant work experience or Master’s degree in electrical or computer engineering (or equivalent) with 6+ years of relevant experience.
-
Demonstrated experience developing block/full-chip SDC in test modes (scan shift, scan capture, ATPG capture).
-
Proficiency in Static Timing Analysis (STA) and hands-on experience with tools such as Prime Time.
-
Programming proficiency in at least two scripting languages (e.g., Perl, TCL, Python, Makefile).
-
Proven track record in SDC validation, timing exception handling, and STA flow development.
Preferred qualifications
-
Master’s degree in electrical or computer engineering (or equivalent) with 6+ years of relevant experience.
-
Experience debugging and analyzing timing constraints for DFT modes (scan shift/capture, BIST)
-
Prior hands-on experience with SDC debugging and STA tools (Synopsys GCA/TCM/Prime Time)
-
Experience with synthesis tools, especially Synopsys Fusion Compiler, and Tessent DFT insertion
-
Strong communication skills and proven ability to work collaboratively within cross-functional teams
Why Cisco?
At Cisco, we’re revolutionizing how data and infrastructure connect and protect organizations in the AI era – and beyond. We’ve been innovating fearlessly for 40 years to create solutions that power how humans and technology work together across the physical and digital worlds. These solutions provide customers with unparalleled security, visibility, and insights across the entire digital footprint.
Fueled by the depth and breadth of our technology, we experiment and create meaningful solutions. Add to that our worldwide network of doers and experts, and you’ll see that the opportunities to grow and build are limitless. We work as a team, collaborating with empathy to make really big things happen on a global scale. Because our solutions are everywhere, our impact is everywhere.
We are Cisco, and our power starts with you.
Total Views
0
Apply Clicks
0
Mock Applicants
0
Scraps
0
Similar Jobs
About Cisco

Cisco
PublicCisco Systems, Inc. is an American multinational technology conglomerate corporation that develops, manufactures, and sells hardware, software, telecommunications equipment and other high-technology services and products focused on networking, cyber security and AI.
10,001+
Employees
Armenia
Headquarters
$317B
Valuation
Reviews
3.4
3 reviews
Work Life Balance
2.0
Compensation
3.0
Culture
2.5
Career
2.5
Management
2.0
25%
Recommend to a Friend
Pros
Respectable company reputation
Good for resume/interviews
Recognized brand name
Cons
Poor communication/ghosting candidates
Work-life balance concerns
Overwork culture
Salary Ranges
0 data points
L2
L3
L4
L5
L6
L2 · Business Analyst L2
0 reports
$70,294
total / year
Base
$28,118
Stock
$35,147
Bonus
$7,029
$49,206
$91,382
Interview Experience
4 interviews
Difficulty
3.0
/ 5
Duration
14-28 weeks
Experience
Positive 0%
Neutral 25%
Negative 75%
Interview Process
1
Application Review
2
Phone Screen
3
Technical Interview Round 1
4
Technical Interview Round 2
5
Behavioral Interview
6
Team Matching
7
Final Round
Common Questions
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
News & Buzz
Cisco stock price: CSCO closes at $78.32 — what could move the shares next week - TechStock²
Source: TechStock²
News
·
5w ago
Cisco Climbs Toward Highs While IREN Faces 10% Reality Check - Eudaimonia and Co
Source: Eudaimonia and Co
News
·
5w ago
Howard Capital Management Inc. Grows Position in Cisco Systems, Inc. $CSCO - MarketBeat
Source: MarketBeat
News
·
5w ago
Cisco sees vulnerability exploitation top phishing in Q4 - Cybersecurity Dive
Source: Cybersecurity Dive
News
·
5w ago



