採用
Meet the Team
The Common Hardware Group (CHG) delivers the silicon, optics, and hardware platforms for Cisco's core Switching, Routing, and Wireless products. With ~2,100 employees across 16 countries, we design the networking hardware for Enterprises and Service Providers of various sizes, the Public Sector, and Non-Profit Organizations across the world. Cisco Silicon One (#Cisco Silicon One) is the only unifying silicon architecture in the market that enables customers to deploy the best-of-breed silicon from Top of Rack (TOR) switches all the way through web scale data centers and across service provider, enterprise networks, and data centers with a fully unified routing and switching portfolio. Come join us and take part in shaping Cisco's ground-breaking solutions by designing, developing and testing some of the most complex ASICs being developed in the industry.
Your Impact
-
Responsible for implementing the Hardware Design-for-Test (DFT) features that support ATE, in-system test, debug and diagnostics needs of the designs.
-
Responsible for development of innovative DFT IP in collaboration with the multi-functional teams, and play a key role in full chip design integration with the testability features coordinated in the RTL.
-
Work closely with the design/design-verification and PD teams to enable the integration and validation of the Test logic in all phases of the implementation and post silicon validation flows.
-
The job requires the candidate to have the ability to craft solutions and debug with minimal mentorship.
You are an ASIC Design for Test Hardware Engineer with 8-10 years of related work experience with a broad mix of technologies.
Minimum Qualifications:
-
Bachelor's or a Master’s Degree in Electrical or Computer Engineering required with at least 8-10 years of experience.
-
Knowledge of the latest innovative trends in DFT, test and silicon engineering.
-
Experience with Jtag protocols, Scan insertion and ATPG.
-
Experience with ATPG and EDA tools like Test Max, Tetramax, Tessent tool sets.
-
Knowledge of the latest innovative trends in DFT, test and silicon engineering.
-
Experience working with Gate level simulation, debugging with VCS and other simulators.
-
Post-silicon validation and debug experience; Ability to work with ATE patterns, P1687
-
Strong verbal skills and ability to thrive in a multifaceted environment
-
Scripting skills: Tcl, Python/Perl.
Preferred Qualifications:
-
Test Static Timing Analysis
-
Post silicon validation using DFT patterns.
Why Cisco?
At Cisco, we’re revolutionizing how data and infrastructure connect and protect organizations in the AI era – and beyond. We’ve been innovating fearlessly for 40 years to create solutions that power how humans and technology work together across the physical and digital worlds. These solutions provide customers with unparalleled security, visibility, and insights across the entire digital footprint.
Fueled by the depth and breadth of our technology, we experiment and create meaningful solutions. Add to that our worldwide network of doers and experts, and you’ll see that the opportunities to grow and build are limitless. We work as a team, collaborating with empathy to make really big things happen on a global scale. Because our solutions are everywhere, our impact is everywhere.
We are Cisco, and our power starts with you.
総閲覧数
0
応募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人
Ciscoについて

Cisco
PublicCisco Systems, Inc. is an American multinational technology conglomerate corporation that develops, manufactures, and sells hardware, software, telecommunications equipment and other high-technology services and products focused on networking, cyber security and AI.
10,001+
従業員数
San Jose
本社所在地
$317B
企業価値
レビュー
4.3
10件のレビュー
ワークライフバランス
3.2
報酬
4.1
企業文化
4.5
キャリア
3.7
経営陣
3.8
78%
友人に勧める
良い点
Great team culture and supportive colleagues
Flexible hours and remote work options
Excellent benefits and competitive compensation
改善点
High-pressure and demanding work environment
Work-life balance challenges
Limited career advancement opportunities
給与レンジ
0件のデータ
L2
L3
L4
L5
L6
L2 · Business Analyst L2
0件のレポート
$70,294
年収総額
基本給
$28,118
ストック
$35,147
ボーナス
$7,029
$49,206
$91,382
面接体験
4件の面接
難易度
3.0
/ 5
期間
14-28週間
体験
ポジティブ 0%
普通 25%
ネガティブ 75%
面接プロセス
1
Application Review
2
Phone Screen
3
Technical Interview Round 1
4
Technical Interview Round 2
5
Behavioral Interview
6
Team Matching
7
Final Round
よくある質問
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
ニュース&話題
A Look At Cisco Systems (CSCO) Valuation After Rising AI And Cybersecurity Attention - simplywall.st
simplywall.st
News
·
2d ago
Flawed Cisco update threatens to stop APs from getting further patches - Network World
Network World
News
·
2d ago
Cisco tells Webex users to patch critical security flaws immediately - TechRadar
TechRadar
News
·
2d ago
Cisco targets broadcasters with promise of one fabric to rule them all - SDxCentral
SDxCentral
News
·
2d ago




