채용
Meet the Team:
Step into Cisco's ASIC Physical Design Team, where innovation meets collaboration. As a group of highly skilled engineers, we're redefining what's possible in silicon technology. Our mission is to drive the future of chip design, managing full chip physical implementation from RTL to GDSII and beyond. Working hand-in-hand with Front-End teams, we transform cutting-edge designs into industry-leading silicon solutions. Here, you'll have the opportunity to shape tomorrow's technology, driving advancements in power, performance, and reliability with every project. Together, we're building the foundation for the future of connectivity.
Your Impact
In this role, you'll drive Cisco's silicon innovation by creating breakthrough solutions that blend hardware and software. You'll solve complex challenges, accelerate design processes, and deliver impactful technology. Beyond your technical work, you'll be part of a culture that values mentorship, celebrates success, and supports your growth. This is your opportunity to shape technology that connects and empowers people worldwide.
-
You will be responsible for macro level RTL to GDS implementation and signoff.
-
Work with Front-End teams to understand the design architecture to ensure optimal physical implementation.
-
Execute physical design tasks, including gate-level netlist synthesis, floorplanning, placement, Clock Tree Synthesis (CTS), and routing.
-
Optimize designs to achieve industry-leading power, performance, and area (PPA) metrics while maintaining design integrity through formal verification.
-
Conduct Static Timing Analysis (STA), physical verification, formal verification and signoff closure to ensure high-quality results.
-
Analyze and resolve Electromigration (EM) and IR-drop (IR) issues, meeting stringent signoff requirements for reliability and performance.
Minimum Qualifications:
-
Bachelor's or Master's degree in Electrical Engineering, Computer Science, or a related field.
-
Minimum of 3 years of experience in ASIC design and verification
-
Knowledge of block-level synthesis, place-and-route (PnR), and timing closure.
-
First-hand experience with industry-standard PnR and signoff tools such as Synopsys and Cadence.
Preferred Qualifications
-
Understanding of all aspects of physical design construction, integration, and methodologies.
-
Proficiency in Physical Design Verification, including techniques like LVS and DRC.
-
Experience with physical design EDA tools and workflows.
-
Expertise in Static Timing Analysis (STA), timing closure, and design constraints.
-
Proficiency in scripting languages like Tcl, Python, or Perl, with a focus on automation and efficiency improvements.
Why Cisco?
At Cisco, we’re revolutionizing how data and infrastructure connect and protect organizations in the AI era – and beyond. We’ve been innovating fearlessly for 40 years to create solutions that power how humans and technology work together across the physical and digital worlds. These solutions provide customers with unparalleled security, visibility, and insights across the entire digital footprint.
Fueled by the depth and breadth of our technology, we experiment and create meaningful solutions. Add to that our worldwide network of doers and experts, and you’ll see that the opportunities to grow and build are limitless. We work as a team, collaborating with empathy to make really big things happen on a global scale. Because our solutions are everywhere, our impact is everywhere.
We are Cisco, and our power starts with you.
총 조회수
0
총 지원 클릭 수
0
모의 지원자 수
0
스크랩
0
비슷한 채용공고
Cisco 소개

Cisco
PublicCisco Systems, Inc. is an American multinational technology conglomerate corporation that develops, manufactures, and sells hardware, software, telecommunications equipment and other high-technology services and products focused on networking, cyber security and AI.
10,001+
직원 수
San Jose
본사 위치
$317B
기업 가치
리뷰
4.3
10개 리뷰
워라밸
3.2
보상
4.1
문화
4.5
커리어
3.7
경영진
3.8
78%
친구에게 추천
장점
Great team culture and supportive colleagues
Flexible hours and remote work options
Excellent benefits and competitive compensation
단점
High-pressure and demanding work environment
Work-life balance challenges
Limited career advancement opportunities
연봉 정보
0개 데이터
L2
L3
L4
L5
L6
L2 · Business Analyst L2
0개 리포트
$70,294
총 연봉
기본급
$28,118
주식
$35,147
보너스
$7,029
$49,206
$91,382
면접 경험
4개 면접
난이도
3.0
/ 5
소요 기간
14-28주
경험
긍정 0%
보통 25%
부정 75%
면접 과정
1
Application Review
2
Phone Screen
3
Technical Interview Round 1
4
Technical Interview Round 2
5
Behavioral Interview
6
Team Matching
7
Final Round
자주 나오는 질문
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
뉴스 & 버즈
A Look At Cisco Systems (CSCO) Valuation After Rising AI And Cybersecurity Attention - simplywall.st
simplywall.st
News
·
3d ago
Flawed Cisco update threatens to stop APs from getting further patches - Network World
Network World
News
·
3d ago
Cisco tells Webex users to patch critical security flaws immediately - TechRadar
TechRadar
News
·
3d ago
Cisco targets broadcasters with promise of one fabric to rule them all - SDxCentral
SDxCentral
News
·
3d ago




