
The bridge to possible.
ASIC Engineering Technical Leader
必須スキル
Python
Meet the Team
Join the Physical Design CAD & Methodology Team—a senior technical group responsible for defining, scaling, and sustaining RTL-to-GDS Physical Design implementation and signoff methodologies across complex ASIC programs.
Our team partners closely with Physical Design, STA, Power, Physical Verification, Front-End, and Silicon Architecture teams to drive predictable QoR, fast convergence, and first-pass silicon success. We are a highly collaborative, execution-focused team that values deep technical expertise, ownership, and mentorship. If you are passionate about shaping how advanced chips are implemented and signed off, this is the team for you.
Your Impact
As a Physical Design Flow & Methodology Technical Leader, you will provide technical leadership in defining, developing, and maintaining scalable, signoff-robust Physical Design flows from synthesis handoff through final GDS delivery.
You will work on PD methodologies, drive flow standardization, and lead complex debug efforts involving timing, power, congestion, and physical verification. You will partner with technical leads and program stakeholders to influence implementation strategy, tool usage, and signoff criteria.
In this role, you will mentor engineers, review designs and flows, and lead methodology rollouts, flow migrations, and tool evaluations. You will work on flow QA infrastructure, regression strategies, and documentation, ensuring long-term scalability and maintainability. Your leadership will directly impact tape-out predictability, QoR consistency, and engineering productivity across multiple ASIC programs.
Minimum Qualifications
-
University degree in Electrical Engineering, Computer Engineering, or a related field and 8+ years of experience in ASIC Physical Design, PD flow/methodology, or CAD engineering
-
Deep hands-on experience with Physical Design and signoff tools, such as: Fusion Compiler or Innovus; Prime Time (MCMM STA); Prime Power or equivalent power analysis tools; Calibre or ICV for physical verification
-
Expert-level understanding of RTL-to-GDS Physical Design and signoff flow, including synthesis handoff, ECOs, and tape-out requirements
-
Strong proficiency in timing, power, and physical verification signoff methodologies
-
Advanced proficiency in scripting and automation (Tcl, Python, Shell)
-
Proven ability to lead complex cross-tool and cross-domain debug efforts
Preferred Qualifications
-
Demonstrated experience owning and evolving enterprise-scale PD flows
-
Strong understanding of MCMM timing, power signoff, and SI-aware implementation
-
Experience with power integrity signoff (static/dynamic IR drop, EM/EMIR)
-
Familiarity with advanced process nodes and design rule complexity
-
Experience leading methodology reviews, best-practice definitions, and technical training
-
Excellent documentation skills and the ability to communicate complex methodology concepts clearly
-
Track record of mentoring engineers and influencing technical direction across teams
-
High attention to detail with a strong focus on quality, reproducibility, and long-term maintainability
Why Cisco?
At Cisco, we’re revolutionizing how data and infrastructure connect and protect organizations in the AI era – and beyond. We’ve been innovating fearlessly for 40 years to create solutions that power how humans and technology work together across the physical and digital worlds. These solutions provide customers with unparalleled security, visibility, and insights across the entire digital footprint.
Fueled by the depth and breadth of our technology, we experiment and create meaningful solutions. Add to that our worldwide network of doers and experts, and you’ll see that the opportunities to grow and build are limitless. We work as a team, collaborating with empathy to make really big things happen on a global scale. Because our solutions are everywhere, our impact is everywhere.
We are Cisco, and our power starts with you.
閲覧数
0
応募クリック
0
Mock Apply
0
スクラップ
0
類似の求人

Product Development Engineer (Starlink)
SpaceX · Bastrop, TX

Product Development Engineer
Ford · Livonia, MI, United States, US

Processor ASIC RTL Design Engineer
Qualcomm · San Diego, California, United States of America

CPU Physical Design Engineer
Intel · Israel

Product Development Engineer (Solar)
SpaceX · Bastrop, TX
Ciscoについて

Cisco
PublicCisco Systems, Inc. is an American multinational technology conglomerate corporation that develops, manufactures, and sells hardware, software, telecommunications equipment and other high-technology services and products focused on networking, cyber security and AI.
10,001+
従業員数
San Jose
本社所在地
$317B
企業価値
レビュー
10件のレビュー
4.3
10件のレビュー
ワークライフバランス
3.5
報酬
4.2
企業文化
4.6
キャリア
3.8
経営陣
4.0
78%
知人への推奨率
良い点
Supportive and friendly team culture
Flexible work arrangements and remote options
Excellent benefits and competitive compensation
改善点
High-pressure and demanding work environment
Work-life balance challenges
Limited career advancement opportunities
給与レンジ
0件のデータ
L2
L6
L3
L4
L5
L2 · Business Analyst L2
0件のレポート
$70,294
年収総額
基本給
$28,118
ストック
$35,147
ボーナス
$7,029
$49,206
$91,382
面接レビュー
レビュー4件
難易度
3.0
/ 5
期間
14-28週間
体験
ポジティブ 0%
普通 25%
ネガティブ 75%
面接プロセス
1
Application Review
2
Phone Screen
3
Technical Interview Round 1
4
Technical Interview Round 2
5
Behavioral Interview
6
Team Matching
7
Final Round
よくある質問
Coding/Algorithm
System Design
Behavioral/STAR
Technical Knowledge
最新情報
Interchange Capital Partners LLC Grows Position in Cisco Systems, Inc. $CSCO - MarketBeat
MarketBeat
News
·
1w ago
Why This Quantum Switch Prototype Might Be Cisco’s Most Important Announcement in Years - inc.com
inc.com
News
·
1w ago
How connectivity is shaping the future of surgical care - Cisco Blogs
Cisco Blogs
News
·
1w ago
Cisco loops partner channels into Google Cloud Marketplace procurements - SDxCentral
SDxCentral
News
·
1w ago