热门公司

招聘

职位Ciena

ASIC Design Engineer – DSP for Optical transmission

Ciena

ASIC Design Engineer – DSP for Optical transmission

Ciena

Germany- Braunschweig

·

On-site

·

Full-time

·

3w ago

必备技能

Python

Git

Jira

As the global leader in high-speed connectivity, Ciena is committed to a people-first approach. Our teams enjoy a culture focused on prioritizing a flexible work environment that empowers individual growth, well-being, and belonging. We’re a technology company that leads with our humanity—driving our business priorities alongside meaningful social, community, and societal impact.

Join a team shaping the future of coherent optical technology. The Wavelogic family of products is widely used across Ciena’s optical fiber transmission solutions and remains one of the key contributors to Ciena’s success in the telecommunications industry.

At Ciena, digital design engineers play a pivotal role, In this role, you will propose innovative digital design solutions to develop power‑ and area‑optimized functional blocks for the Wavelogic product family. This is an opportunity to collaborate with leading architects, systems engineers, and verification experts to bring complex, high‑speed digital designs to life—driving meaningful impact in one of the most advanced areas of telecommunications.

How you will make an impact:

  • Interpret architecture and functional requirements to define and refine digital design specifications
  • Develop, integrate, and optimize RTL and C/C++ models to enable high‑performance, power‑efficient hardware blocks
  • Partner closely with systems, analog, and verification teams to validate functionality and enhance overall design robustness
  • Support simulation, regression debugging, and verification coverage closure
  • Contribute technical insights, assertions, and reviews that strengthen design quality and reduce development risk
  • Participate in lab validation activities for prototypes and product builds
  • Maintain clear tracking of issues and communicate progress to project stakeholders.

The must haves:

  • 3+ years of experience in digital design for complex hardware circuits
  • MEng/MSc degree in electrical engineering, computer engineering, computer science, or related technical discipline
  • Hands‑on expertise with C++ development for High‑Level Synthesis (HLS)
  • Proficiency in generating RTL from C++ models using Catapult

C or Stratus:

  • Strong knowledge of System Verilog for RTL implementation
  • Solid understanding of timing, power, and area trade‑offs in hardware design
  • Effective communication and collaboration skills, including basic German language capability.

Nice to haves:

  • Experience with digital backend flows using Synopsys or Cadence tools
  • Familiarity with low‑power digital design techniques
  • Background in developing DSP algorithms for hardware
  • Exposure to coherent DSP architectures
  • Knowledge of protocols such as Optical Transport Network (OTN), B100G, and Ethernet
  • Experience with Jira for issue tracking and GIT for source management
  • Programming familiarity with Python, Make, Bash, C, and object‑oriented concepts

At Ciena, we are committed to building and fostering an environment in which our employees feel respected, valued, and heard. Ciena values the diversity of its workforce and respects its employees as individuals. We do not tolerate any form of discrimination.

Ciena is an Equal Opportunity Employer, including disability and protected veteran status.

If contacted in relation to a job opportunity, please advise Ciena of any accommodation measures you may require.

总浏览量

0

申请点击数

0

模拟申请者数

0

收藏

0

关于Ciena

Ciena

Ciena

Series C

Ciena Corporation is an American optical networking systems and software company based in Hanover, Maryland. The company has been described as a vital player in optical connectivity. The company reported revenues of $4.8 billion and more than 9,000 employees, as of November 2025.

5,001-10,000

员工数

Linthicum Heights

总部位置

评价

4.0

10条评价

工作生活平衡

3.2

薪酬

3.5

企业文化

4.3

职业发展

3.8

管理层

4.1

75%

推荐给朋友

优点

Cutting-edge technology and projects

Flexible work arrangements and remote options

Supportive management and leadership

缺点

Heavy workload and overtime expectations

Fast-paced and demanding environment

Below average compensation

薪资范围

75个数据点

Mid/L4

Senior/L5

Mid/L4 · Lead, Data Engineering

1份报告

$206,590

年薪总额

基本工资

$158,915

股票

-

奖金

-

$206,590

$206,590

面试经验

1次面试

难度

3.0

/ 5

时长

14-28周

面试流程

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Onsite/Virtual Interviews

5

Team Matching

6

Offer

常见问题

Coding/Algorithm

Technical Knowledge

Behavioral/STAR

Past Experience