채용
필수 스킬
Python
As the global leader in high-speed connectivity, Ciena is committed to a people-first approach. Our teams enjoy a culture focused on prioritizing a flexible work environment that empowers individual growth, well-being, and belonging. We’re a technology company that leads with our humanity—driving our business priorities alongside meaningful social, community, and societal impact.
Ciena’s next-generation Wavelogic Digital Signal Processor (DSP) programs rely on deep technical excellence, cross-functional collaboration, and continuous innovation. This role offers the opportunity to shape the frontend implementation of industryleading ASIC technology and contribute to the methodologies that keep Ciena at the forefront of highperformance optical networking.
How you will make an impact:
- Execute frontend implementation for assigned IP subsystems, including synthesis, static timing analysis, logical equivalence checking, and clock domain crossing validation
- Develop and maintain timing constraints to support synthesis and signoff for subsystem integration
- Perform logical equivalence verification between Register Transfer Level (RTL) and gatelevel netlists throughout pre and postlayout stages
- Validate clock domain crossings for toplevel ASIC integration to ensure functional integrity
- Create and optimize scripts, tools, and documentation that improve synthesis and static timing workflows
- Implement engineering change orders (ECOs) to support iterative design refinement
- Collaborate closely with ASIC integration, IP development, physical design, and external Electronic Design Automation (EDA) partners to align frontend and backend implementation activities
The must haves:
- B.Sc. in Electrical Engineering, Computer Engineering, or a related discipline (or equivalent experience)
- Industry experience using synthesis and/or static timing analysis tools within an ASIC development environment
- Knowledge of ASIC implementation flows, including synthesis, timing analysis, logical equivalence checking, and clock domain crossing validation
- Familiarity with RTL design principles and hardware description languages
- Ability to work effectively within multidisciplinary engineering teams and manage deliverables to project schedules
Nice to haves:
- Experience with additional frontend or backend design activities such as floorplanning, Design for Testability (DFT), or place and route
- Handson exposure to deepsubmicron ASIC technologies and advanced timing closure methodologies
- Scripting experience (e.g., Python, Tcl, or similar) to enhance automation and debug workflows
- Background supporting DSPcentric or highspeed ASIC development programs
- Experience working with external EDA vendors or foundry technology teams
Pay Range:
The annual salary range for this position is $119,900 - $191,500 USD
Pay ranges at Ciena are designed to accommodate variations in knowledge, skills, experience, market conditions, and locations, reflecting our diverse products, industries, and lines of business. Please note that the pay range information provided in this posting pertains specifically to the primary location, which is the top location listed in case multiple locations are available.
Non-Sales employees may be eligible for a discretionary incentive bonus, while Sales employees may be eligible for a sales commission. In addition to competitive compensation, Ciena offers a comprehensive benefits package, including medical, dental, and vision plans, participation in 401(K) (USA) & DCPP (Canada) with company matching, Employee Stock Purchase Program (ESPP), Employee Assistance Program (EAP), company-paid holidays, paid sick leave, and vacation time. We also comply with all applicable laws regarding Paid Family Leave and other leaves of absence.
At Ciena, we are committed to building and fostering an environment in which our employees feel respected, valued, and heard. Ciena values the diversity of its workforce and respects its employees as individuals. We do not tolerate any form of discrimination.
Ciena is an Equal Opportunity Employer, including disability and protected veteran status.
If contacted in relation to a job opportunity, please advise Ciena of any accommodation measures you may require.
총 조회수
0
총 지원 클릭 수
0
모의 지원자 수
0
스크랩
0
비슷한 채용공고

Senior Software Engineer, Tech Lead - Food
Cargill · Atlanta, GA

Senior Software Engineer
OneTrust · Atlanta

Senior Software Engineer
Warner Bros. Discovery · Atlanta, Georgia, United States of America

Principal Architect - Supply Chain Technology
Fanatics · Atlanta, GA, United States, US

Sr. Software Engineer- Azure Platform (Atlanta OR Minneapolis)
Cargill · Atlanta, GA; Wayzata, MN
Ciena 소개

Ciena
Series CCiena Corporation is an American optical networking systems and software company based in Hanover, Maryland. The company has been described as a vital player in optical connectivity. The company reported revenues of $4.8 billion and more than 9,000 employees, as of November 2025.
5,001-10,000
직원 수
Linthicum Heights
본사 위치
리뷰
4.0
10개 리뷰
워라밸
3.2
보상
3.5
문화
4.3
커리어
3.8
경영진
4.1
75%
친구에게 추천
장점
Cutting-edge technology and projects
Flexible work arrangements and remote options
Supportive management and leadership
단점
Heavy workload and overtime expectations
Fast-paced and demanding environment
Below average compensation
연봉 정보
75개 데이터
Mid/L4
Senior/L5
Mid/L4 · Lead, Data Engineering
1개 리포트
$206,590
총 연봉
기본급
$158,915
주식
-
보너스
-
$206,590
$206,590
면접 경험
1개 면접
난이도
3.0
/ 5
소요 기간
14-28주
면접 과정
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Team Matching
6
Offer
자주 나오는 질문
Coding/Algorithm
Technical Knowledge
Behavioral/STAR
Past Experience
뉴스 & 버즈
GF Fund Management CO. LTD. Boosts Stake in Ciena Corporation $CIEN - MarketBeat
MarketBeat
News
·
2d ago
Insider Selling: Ciena (NYSE:CIEN) SVP Sells 1,200 Shares of Stock - MarketBeat
MarketBeat
News
·
3d ago
Ciena SVP Gage Brodie sells $566k in shares - Investing.com
Investing.com
News
·
3d ago
Ciena (CIEN) SVP Gage Brodie sells 1,200 shares in Rule 10b5-1 trade - Stock Titan
Stock Titan
News
·
3d ago