热门公司

招聘

职位Cadence

Principal Verification Engineer

Cadence

Principal Verification Engineer

Cadence

2 Locations

·

On-site

·

Full-time

·

1mo ago

At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.

Cadence is a pivotal leader in electronic design, building upon more than 30 years of computational software expertise. The company applies its underlying Intelligent System Design strategy to deliver software, hardware and IP that turn design concepts into reality.

Cadence customers are the world’s most innovative companies, delivering extraordinary electronic products from chips to boards to systems for the most dynamic market applications including consumer, hyperscale computing, 5G communications, automotive, aerospace industrial and health.

At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.

Job Title:Principal Verification Engineer(Memory)Location:Cork or Dublin Reports to:Design Engineering Director

Job Overview:

The Cadence Silicon Solutions Group (SSG) develop leading edge Intellectual Property (IP) for a variety of High-Tech Markets. The Cadence IP solutions allow our Customers to tackle IP-to-SoC development in a system context, enabling them to focus on product differentiation and to reduce time to volume.

This is an opportunity to join a development team designing state-of-the-art DDR memory controllers to be used in a wide range of applications including Datacenter, Edge computing, Automotive, and AI. Cadence is a leading provider of IP solutions for the biggest names in the technology industry.

The Principal Verification Engineer will be based in Cork, Dublin or Galway, as part of an experienced Controller IP Team with long established Controller development sites in Europe, US and India.

Job Responsibilities:

· Architecture of Verification Environments for complex IP such as Ethernet, CXL, Storage.

· Development of UVM-SV Scoreboards for self-checking regressions.

· Development of Functional Coverage as part of Metric Driven Verification Environments.

· Development of System Verilog Assertions for use in Formal and Simulation Environments.

· Definition and Management of Verification Plans (v Plans) using Cadence v Manager tools.

· Creation and Management of Automated Regression Environments, e.g. Jenkins.

· Participation in Technical Review Meetings and Checklist Reviews as part of ISO-9001.

· Close Collaboration with Design Engineers to debug complex test scenarios.

Job Qualifications:

· Degree in Electrical/Electronic Engineering, Microelectronics, or a related discipline.

· 10-15 years’ experience in microelectronics/EDA industry.

· Experience of Verilog RTL Design essential.

· Experience of Metric Driven Verification (MDV) essential.

· Excellent oral and written English essential.

· Self-motivated with excellent planning, interpersonal, and communication skills.

Additional Skills/Preferences:

· Experience of Front-end design tools covering LINT, Synthesis, CDC Analysis preferred.

· Experience of Quality processes, such as ISO-9001 & ISO-26262 preferred.

· AXI and/or CHI experience is highly desirable.

Additional Information:

Cadence is committed to equal employment opportunity and employment equity throughout all levels of the organization. We strive to attract a qualified and diverse candidate pool and encourage diversity and inclusion in the workplace.

Travel:

We’re doing work that matters. Help us solve what others can’t.

总浏览量

0

申请点击数

0

模拟申请者数

0

收藏

0

关于Cadence

Cadence

Cadence

Public

Cadence Design Systems, Inc. is an American multinational technology and computational software company headquartered in San Jose, California.

5,001-10,000

员工数

San Jose

总部位置

$8.5B

企业估值

评价

4.0

10条评价

工作生活平衡

4.2

薪酬

2.8

企业文化

4.1

职业发展

3.2

管理层

3.4

72%

推荐给朋友

优点

Good work-life balance and flexible hours

Supportive and collaborative team environment

Good benefits and stable company

缺点

Below market compensation and pay

Limited growth and advancement opportunities

Heavy workload and long hours during peak times

薪资范围

66个数据点

Junior/L3

Junior/L3 · Data Analyst

1份报告

$91,103

年薪总额

基本工资

$85,276

股票

-

奖金

$5,827

$59,612

$139,984

面试经验

1次面试

难度

3.0

/ 5

时长

14-28周

面试流程

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Onsite/Virtual Interviews

5

Final Decision

常见问题

Technical Knowledge

Behavioral/STAR

Past Experience

Problem Solving