채용
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.
Responsibilities:
- Contribute to AMS design for High-speed Memory PHYs.
- Responsible for major sub-system of Memory PHY like Tx, Rx or Clocking
- Understand system specification, define design micro-architecture, and define the design hierarchy.
- Participate in technical discussions with cross function teams
- Fully accountable for AMS design quality and schedule
- Own the design progress, identify potential risks, and mitigation plan for sub-system
- Mentor and provide technical guidance to team working in the projects.
- Contribute to AMS methodology improvements to boost efficiency and productivity.
Requirements/Qualifications:
- Bachelor's/Master's degree in Electronics/Electrical Engineering. Specialization in VLSI/Micro-electronics is preferred.
- 7+ years of Analog Mixed Signal design experience
- Sound knowledge on AMS design techniques and circuit architecture
- Strong experience on high-speed circuits like Tx, Rx, CTLE, Amplifiers, Samplers
- Exposure to Serdes, DDR, HBM technologies
- Should have knowledge on all aspects of Mixed Signal IP design.
- Experience on working with AMS verification and logic designers to achieve AMS circuit requirements
- Hands-on experience on block, IP and system level design.
- Should have involved in designing multiple IPs from Specification to Productization
- Experienced in lab debugs on AMS IPs
- Excellent communication and interpersonal skills, demonstrate teamwork and collaboration skills.
We’re doing work that matters. Help us solve what others can’t.
총 조회수
1
총 지원 클릭 수
0
모의 지원자 수
0
스크랩
0
비슷한 채용공고

Senior Memory Circuit Design Verification Engineer
Micron · Hyderabad - Phoenix Aquila, India

Senior Software Engineer-iOS
PayPal · Bangalore, Karnataka, India

Software Engineering Senior Analyst – HIH – Evernoth
Cigna · Hyderabad, India

Sr Engineer II, Analysis - Aerospace
Danaher · Maharashtra, India

Principal Software Engineer, ITC
Nike · Karnataka, India
Cadence 소개

Cadence
PublicCadence Design Systems provides electronic design automation (EDA) software, hardware, and IP for designing and verifying electronic systems and semiconductors.
5,001-10,000
직원 수
San Jose
본사 위치
$8.5B
기업 가치
리뷰
4.0
10개 리뷰
워라밸
4.2
보상
2.8
문화
4.1
커리어
3.2
경영진
3.4
72%
친구에게 추천
장점
Good work-life balance
Supportive and collaborative team environment
Flexible work arrangements
단점
Below market compensation
Limited career advancement opportunities
Heavy workload and long hours
연봉 정보
58개 데이터
Junior/L3
Junior/L3 · Data Analyst
1개 리포트
$91,103
총 연봉
기본급
$85,276
주식
-
보너스
$5,827
$59,612
$139,984
면접 경험
1개 면접
난이도
3.0
/ 5
소요 기간
14-28주
면접 과정
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Final Decision
자주 나오는 질문
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
뉴스 & 버즈
Ninety One UK Ltd Cuts Position in Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
3d ago
Moran Wealth Management LLC Sells 19,592 Shares of Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
3d ago
Cadence Maps Its Future Beyond EDA With Agentic AI and Simulation - HPCwire
HPCwire
News
·
3d ago
Lesser-Known Cadence Design Systems Just Landed Google and Nvidia Deals. Should You Buy CDNS Stock? - Barchart.com
Barchart.com
News
·
4d ago