採用
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.
Responsibilities:
- Contribute to AMS design for High-speed Memory PHYs.
- Responsible for major sub-system of Memory PHY like Tx, Rx or Clocking
- Understand system specification, define design micro-architecture, and define the design hierarchy.
- Participate in technical discussions with cross function teams
- Fully accountable for AMS design quality and schedule
- Own the design progress, identify potential risks, and mitigation plan for sub-system
- Mentor and provide technical guidance to team working in the projects.
- Contribute to AMS methodology improvements to boost efficiency and productivity.
Requirements/Qualifications:
- Bachelor's/Master's degree in Electronics/Electrical Engineering. Specialization in VLSI/Micro-electronics is preferred.
- 7+ years of Analog Mixed Signal design experience
- Sound knowledge on AMS design techniques and circuit architecture
- Strong experience on high-speed circuits like Tx, Rx, CTLE, Amplifiers, Samplers
- Exposure to Serdes, DDR, HBM technologies
- Should have knowledge on all aspects of Mixed Signal IP design.
- Experience on working with AMS verification and logic designers to achieve AMS circuit requirements
- Hands-on experience on block, IP and system level design.
- Should have involved in designing multiple IPs from Specification to Productization
- Experienced in lab debugs on AMS IPs
- Excellent communication and interpersonal skills, demonstrate teamwork and collaboration skills.
We’re doing work that matters. Help us solve what others can’t.
総閲覧数
1
応募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人

Senior Memory Circuit Design Verification Engineer
Micron · Hyderabad - Phoenix Aquila, India

Sr Engineer II, Analysis - Aerospace
Danaher · Maharashtra, India

Senior Software Development Engineer - C/C++, Linux
Zscaler · Bangalore, IND

Senior Software Engineer-iOS
PayPal · Bangalore, Karnataka, India

Senior Software Development Engineer, International Cobranded Credit Cards
Amazon · Bengaluru, KA, IND
Cadenceについて

Cadence
PublicCadence Design Systems provides electronic design automation (EDA) software, hardware, and IP for designing and verifying electronic systems and semiconductors.
5,001-10,000
従業員数
San Jose
本社所在地
$8.5B
企業価値
レビュー
4.0
10件のレビュー
ワークライフバランス
4.2
報酬
2.8
企業文化
4.1
キャリア
3.2
経営陣
3.4
72%
友人に勧める
良い点
Good work-life balance
Supportive and collaborative team environment
Flexible work arrangements
改善点
Below market compensation
Limited career advancement opportunities
Heavy workload and long hours
給与レンジ
58件のデータ
Junior/L3
Junior/L3 · Data Analyst
1件のレポート
$91,103
年収総額
基本給
$85,276
ストック
-
ボーナス
$5,827
$59,612
$139,984
面接体験
1件の面接
難易度
3.0
/ 5
期間
14-28週間
面接プロセス
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Final Decision
よくある質問
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
ニュース&話題
Ninety One UK Ltd Cuts Position in Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
3d ago
Moran Wealth Management LLC Sells 19,592 Shares of Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
3d ago
Cadence Maps Its Future Beyond EDA With Agentic AI and Simulation - HPCwire
HPCwire
News
·
3d ago
Lesser-Known Cadence Design Systems Just Landed Google and Nvidia Deals. Should You Buy CDNS Stock? - Barchart.com
Barchart.com
News
·
3d ago