热门公司

招聘

职位Cadence

Application Engineer I: Analog IC Design and Layout

Cadence

Application Engineer I: Analog IC Design and Layout

Cadence

BELO HORIZONTE

·

On-site

·

Full-time

·

3d ago

At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.

Cadence Design Systems Inc. is looking for a motivated

Application Engineer I: Analog IC Design and Layout to work with us in Belo Horizonte, Brazil.

At Cadence, we hire and develop leaders and innovators who want to impact the world of technology. Cadence has been nominated as a Great Place to Work globally and in Brazil and is also a Fortune 100 Best Companies to Work For.

As an Application Engineer, you will be part of Global Customer Success (GCS) - ASK team in Belo Horizonte, Brazil. The ASK team works with Digital, Analog, Verification, Systems tools and provides application support to all Cadence customers. To understand more on our tools & flows, you can visit https://www.cadence.com

Job Responsibilities:

  • Support customers in improving productivity using Cadence Virtuoso for analog schematic capture and layout; or in debugging circuit behavior and convergence issues using Spectre, SpectreRF, and/or AMS simulators.
  • Learn and apply best practices in analog design flows, including schematic-driven layout, layout-dependent effects, and simulation setup; or help analyze simulation results related to DC, transient, AC, and noise analysis, under guidance from senior AEs.
  • Collaborate with senior Application Engineers, R&D, and field teams to reproduce issues, test solutions, and improve tool usability.
  • Develop technical documentation, examples, and knowledge content to improve customer self-service and tool adoption.
  • Contribute to custom solutions and automation, using scripting and tool capabilities when applicable.

Minimum Requirements:

  • Bachelor’s degree in Electrical Engineering, Electronics Engineering, Computer Engineering, or related fields.
  • Strong foundation in analog electronics (e.g., amplifiers, biasing, MOS device operation).
  • Familiarity with CMOS fundamentals and semiconductor device behavior.
  • Exposure to circuit simulation concepts (DC, transient, AC analysis).
  • Basic experience with EDA environments and Linux-based workflows.
  • Strong analytical, debugging, and problem-solving skills.
  • Ability to learn complex tool flows and clearly communicate technical findings.

Nice to Have:

  • Academic or internship exposure to Cadence Virtuoso (schematic and/or layout).
  • Familiarity with Spectre, SpectreRF, or AMS simulation concepts.
  • Basic understanding of layout fundamentals (DRC, LVS, parasitics).
  • Exposure to mixed-signal or RF concepts.
  • Basic scripting knowledge (SKILL, Python, TCL).

Additional Job Details:

  • Employment category: CLT.
  • Employment term: 40 hours/week
  • This position is based in Belo Horizonte, Brazil.
  • Competitive benefits.

About Cadence Design Systems:

Cadence is the only company that provides the expertise and tools, IP, and hardware required for the entire electronics design chain, from chip design to chip packaging to boards and to systems. We enable electronic systems and semiconductor companies to create innovative products that transform the way people live, work, and play. Our products are used in mobile, consumer, cloud datacenter, automotive, aerospace, IoT, industrial and other market segments. For more information, access http://www.cadence.com.

We’re doing work that matters. Help us solve what others can’t.

总浏览量

0

申请点击数

0

模拟申请者数

0

收藏

0

关于Cadence

Cadence

Cadence

Public

Cadence Design Systems provides electronic design automation (EDA) software, hardware, and IP for designing and verifying electronic systems and semiconductors.

5,001-10,000

员工数

San Jose

总部位置

$8.5B

企业估值

评价

4.0

10条评价

工作生活平衡

4.2

薪酬

2.8

企业文化

4.1

职业发展

3.2

管理层

3.4

72%

推荐给朋友

优点

Good work-life balance

Supportive and collaborative team environment

Flexible work arrangements

缺点

Below market compensation

Limited career advancement opportunities

Heavy workload and long hours

薪资范围

58个数据点

Junior/L3

Junior/L3 · Data Analyst

1份报告

$91,103

年薪总额

基本工资

$85,276

股票

-

奖金

$5,827

$59,612

$139,984

面试经验

1次面试

难度

3.0

/ 5

时长

14-28周

面试流程

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Onsite/Virtual Interviews

5

Final Decision

常见问题

Technical Knowledge

Behavioral/STAR

Past Experience

Problem Solving