採用
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.
We are seeking a Principal ATE Test Engineer to lead development and deployment of production test solutions for our large complex So Cs deployed in our Emulation Products. This role owns ATE test strategy and execution from first silicon bring‑up through qualification and high‑volume manufacturing, working closely with design, DFT, and global manufacturing partners.
This is a hands‑on technical leadership role for engineers passionate about silicon quality, yield, and scalable test solutions.
Job Responsibilities:
- Lead ATE test development for wafer sort (CP) and final test (FT)
- Drive first‑silicon bring‑up, debug, and characterization
- Define test coverage, binning, guard‑banding, and production release criteria
- Analyze yield and failure data; drive test‑related yield and quality improvements
- Partner with DFT, design, OSATs, and test houses to ensure manufacturable solutions
- Support qualification, production ramp, and sustained manufacturing
- Mentor engineers and act as a technical test leader across product teams
Job Qualifications:
- 10+ years of experience in ATE test engineering
- Strong hands‑on experience with CP/FT test program development
- Experience with Advantest 93K ATE platform
- Solid understanding of DFT and silicon debug
- Proven experience supporting production and working with offshore test partners
- Strong problem‑solving and cross‑functional communication skills
We’re doing work that matters. Help us solve what others can’t.
総閲覧数
0
応募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人

ADT System Level Test Engineer, up to Staff
Qualcomm · Hsinchu City, Hsinchu City, Taiwan

(Integration) Digital Test Engineer, up to Sr. Staff
Qualcomm · Hsinchu City, Hsinchu City, Taiwan

Senior Product Test Engineer
NVIDIA · Taiwan, Hsinchu

Sr. Quality Engineer
Microsoft · Taiwan, Taipei City, Taipei

Summer 2026 - Product Test Engineering Intern
AMD · Hsinchu
Cadenceについて

Cadence
PublicCadence Design Systems provides electronic design automation (EDA) software, hardware, and IP for designing and verifying electronic systems and semiconductors.
5,001-10,000
従業員数
San Jose
本社所在地
$8.5B
企業価値
レビュー
4.0
10件のレビュー
ワークライフバランス
4.2
報酬
2.8
企業文化
4.1
キャリア
3.2
経営陣
3.4
72%
友人に勧める
良い点
Good work-life balance
Supportive and collaborative team environment
Flexible work arrangements
改善点
Below market compensation
Limited career advancement opportunities
Heavy workload and long hours
給与レン ジ
58件のデータ
Junior/L3
Junior/L3 · Data Analyst
1件のレポート
$91,103
年収総額
基本給
$85,276
ストック
-
ボーナス
$5,827
$59,612
$139,984
面接体験
1件の面接
難易度
3.0
/ 5
期間
14-28週間
面接プロセス
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Final Decision
よくある質問
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
ニュース&話題
Ninety One UK Ltd Cuts Position in Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
3d ago
Moran Wealth Management LLC Sells 19,592 Shares of Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
3d ago
Cadence Maps Its Future Beyond EDA With Agentic AI and Simulation - HPCwire
HPCwire
News
·
4d ago
Lesser-Known Cadence Design Systems Just Landed Google and Nvidia Deals. Should You Buy CDNS Stock? - Barchart.com
Barchart.com
News
·
4d ago