招聘
福利待遇
•Flexible Hours
•Learning
•Healthcare
•Equity
必备技能
Python
JavaScript
PostgreSQL
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.
Job responsibilities:
- Responsible for designing, developing, for updating, maintaining, documenting and supporting IP models of standard AMBA protocols and proprietary CUP protocol for use on hardware based verification products.
- Work closely with customer to adopt and develop new features and spec version on new proprietary CUP protocol.
- Interface with internal teams (AE, PE, VIP and ABVIP), and external customer (Mainly Xiaomi) to work on diverse problems and solutions related to emulation, simulation, or verification.
- Perform as team member toward cross verification of and cross training in AMBA IP as well as in developing and using lifecycle processes to ensure product quality.
Job Requirements:
- The position requires BSEE, or equivalent, with a minimum of 4 years of industry experience in designing hardware and software systems.
- Must have excellent communication skills with both written and spoken English.
- C / C++ knowledge and hands-on experience.
- RTL design knowledge using Verilog/System Verilog is required along with experience using RTL verification tools and flows.
- Debugging experience.
- Experience with team-wide collaboration tools and process.
- Drive and ability to schedule workload and plan own tasks effectively.
Preferred:
- Verification experience using Cadence simulation and/or emulation products is highly desired.
- Experience in AMBA protocols is highly desired . CHI knowledge / experience is strongly recommended and is a big advantage.
We’re doing work that matters. Help us solve what others can’t.
总浏览量
2
申请点击数
0
模拟申请者数
0
收藏
0
相似职位
关于Cadence

Cadence
PublicCadence Design Systems provides electronic design automation (EDA) software, hardware, and IP for designing and verifying electronic systems and semiconductors.
5,001-10,000
员工数
San Jose
总部位置
$8.5B
企业估值
评价
4.0
10条评价
工作生活平衡
4.2
薪酬
2.8
企业文化
4.1
职业发展
3.2
管理层
3.4
72%
推荐给朋友
优点
Good work-life balance
Supportive and collaborative team environment
Flexible work arrangements
缺点
Below market compensation
Limited career advancement opportunities
Heavy workload and long hours
薪资范围
58个数据点
Mid/L4
Mid/L4 · Design Engineer
6份报告
$139,837
年薪总额
基本工资
$124,197
股票
-
奖金
-
$110,434
$186,828
面试经验
1次面试
难度
3.0
/ 5
时长
14-28周
面试流程
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Final Decision
常见问题
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
新闻动态
Ninety One UK Ltd Cuts Position in Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
3d ago
Moran Wealth Management LLC Sells 19,592 Shares of Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
3d ago
Cadence Maps Its Future Beyond EDA With Agentic AI and Simulation - HPCwire
HPCwire
News
·
3d ago
Lesser-Known Cadence Design Systems Just Landed Google and Nvidia Deals. Should You Buy CDNS Stock? - Barchart.com
Barchart.com
News
·
4d ago




