招聘
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.
-
Position Requirements
-
M.S. or BTech Electrical/Computer/Electronics Engineering (or similar degree)
-
Experience - 7+ years
-
sound knowledge of DDR4/5, LPDDR4/5 IP.
-
Hands on design/verification experience on DDR protocol
-
Exposure to DDR Integration and Verification at SOC Level
-
Exposure to Silicon Bring-up/Testing for DDR.
-
Hands on design/verification experience on AMBA based protocols like AXI, AHB, APB
-
Experience on cadence tools
-
Exposure to Lint/CDC, Synthesis, Static Timing Analysis review
-
Exposure to all major IC implementation, design, and verification tools.
-
Willing to travel to customer sites worldwide.
-
Working with global (US, west coast, and east coast) teams, which work in different time-zones.
-
Primary Responsibilities: Responsible for supporting integration / customization / post silicon bring up of CDNS DDR IP subsystems.
-
Analyze and resolve complex subsystem application or implementation issues and provide professional guidance to customers.
-
Support DDR Controller and PHY SOC integration reviews, and integration questions.
-
Perform RTL and gate level simulations to verify functionality.
-
Assist customers with gate level simulations and timing closure.
-
Participate in development of CDNS documentations and checklists for customers.
-
Support post silicon bring-up and deployment activities by our customers.
-
Enhance customer experience by providing prompt updates to customers.
We’re doing work that matters. Help us solve what others can’t.
总浏览量
0
申请点击数
0
模拟申请者数
0
收藏
0
相似职位

Staff Software Engineer
Okta · Bengaluru, India

Senior Manager of Software Engineering
JPMorgan Chase · Bengaluru, Karnataka, India, IN

Senior Software Engineer IC
eBay · Bengaluru, India

Principal Architect
DHL · Chennai, Tamil Nādu, India

Senior Technical Lead - Python, C++, Java
HCL Technologies · Chennai, India
关于Cadence

Cadence
PublicCadence Design Systems provides electronic design automation (EDA) software, hardware, and IP for designing and verifying electronic systems and semiconductors.
5,001-10,000
员工数
San Jose
总部位置
$8.5B
企业估值
评价
4.0
10条评价
工作生活平衡
4.2
薪酬
2.8
企业文化
4.1
职业发展
3.2
管理层
3.4
72%
推荐给朋友
优点
Good work-life balance
Supportive and collaborative team environment
Flexible work arrangements
缺点
Below market compensation
Limited career advancement opportunities
Heavy workload and long hours
薪资范围
58个数据点
Junior/L3
Junior/L3 · Data Analyst
1份报告
$91,103
年薪总额
基本工资
$85,276
股票
-
奖金
$5,827
$59,612
$139,984
面试经验
1次面试
难度
3.0
/ 5
时长
14-28周
面试流程
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Final Decision
常见问题
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
新闻动态
Ninety One UK Ltd Cuts Position in Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
2d ago
Moran Wealth Management LLC Sells 19,592 Shares of Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
2d ago
Cadence Maps Its Future Beyond EDA With Agentic AI and Simulation - HPCwire
HPCwire
News
·
3d ago
Lesser-Known Cadence Design Systems Just Landed Google and Nvidia Deals. Should You Buy CDNS Stock? - Barchart.com
Barchart.com
News
·
3d ago