채용
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.
-
Position Requirements
-
M.S. or BTech Electrical/Computer/Electronics Engineering (or similar degree)
-
Experience - 7+ years
-
sound knowledge of DDR4/5, LPDDR4/5 IP.
-
Hands on design/verification experience on DDR protocol
-
Exposure to DDR Integration and Verification at SOC Level
-
Exposure to Silicon Bring-up/Testing for DDR.
-
Hands on design/verification experience on AMBA based protocols like AXI, AHB, APB
-
Experience on cadence tools
-
Exposure to Lint/CDC, Synthesis, Static Timing Analysis review
-
Exposure to all major IC implementation, design, and verification tools.
-
Willing to travel to customer sites worldwide.
-
Working with global (US, west coast, and east coast) teams, which work in different time-zones.
-
Primary Responsibilities: Responsible for supporting integration / customization / post silicon bring up of CDNS DDR IP subsystems.
-
Analyze and resolve complex subsystem application or implementation issues and provide professional guidance to customers.
-
Support DDR Controller and PHY SOC integration reviews, and integration questions.
-
Perform RTL and gate level simulations to verify functionality.
-
Assist customers with gate level simulations and timing closure.
-
Participate in development of CDNS documentations and checklists for customers.
-
Support post silicon bring-up and deployment activities by our customers.
-
Enhance customer experience by providing prompt updates to customers.
We’re doing work that matters. Help us solve what others can’t.
총 조회수
0
총 지원 클릭 수
0
모의 지원자 수
0
스크랩
0
비슷한 채용공고

Staff Software Engineer
Okta · Bengaluru, India

Senior Manager of Software Engineering
JPMorgan Chase · Bengaluru, Karnataka, India, IN

Senior Software Engineer IC
eBay · Bengaluru, India

Principal Architect
DHL · Chennai, Tamil Nādu, India

Senior Technical Lead - Python, C++, Java
HCL Technologies · Chennai, India
Cadence 소개

Cadence
PublicCadence Design Systems provides electronic design automation (EDA) software, hardware, and IP for designing and verifying electronic systems and semiconductors.
5,001-10,000
직원 수
San Jose
본사 위치
$8.5B
기업 가치
리뷰
4.0
10개 리뷰
워라밸
4.2
보상
2.8
문화
4.1
커리어
3.2
경영진
3.4
72%
친구에게 추천
장점
Good work-life balance
Supportive and collaborative team environment
Flexible work arrangements
단점
Below market compensation
Limited career advancement opportunities
Heavy workload and long hours
연봉 정보
58개 데이터
Junior/L3
Junior/L3 · Data Analyst
1개 리포트
$91,103
총 연봉
기본급
$85,276
주식
-
보너스
$5,827
$59,612
$139,984
면접 경험
1개 면접
난이도
3.0
/ 5
소요 기간
14-28주
면접 과정
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Final Decision
자주 나오는 질문
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
뉴스 & 버즈
Ninety One UK Ltd Cuts Position in Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
2d ago
Moran Wealth Management LLC Sells 19,592 Shares of Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
2d ago
Cadence Maps Its Future Beyond EDA With Agentic AI and Simulation - HPCwire
HPCwire
News
·
3d ago
Lesser-Known Cadence Design Systems Just Landed Google and Nvidia Deals. Should You Buy CDNS Stock? - Barchart.com
Barchart.com
News
·
3d ago