
Leading company in the technology industry
Senior Principal Software Engineer
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.
Join our R&D team building next‑gen **Accelerated Verification IP (AVIP)**and Virtual Bridge solutions for high‑performance IO and memory coherence. You’ll architect, implement, and productize PCIe Gen7 and CXL 2.0/3.x features across C++, UVM and virtualized system models that enable hardware, emulation, and hybrid platforms.
What you’ll do
- Design and enhance PCIe/CXL AVIP (agents, monitors, scoreboards, sequencers, coverage, error injection).
- Develop Virtual Bridge components that connect virtual platforms/emulators/FW to RTL (traffic modeling, performance, debug).
- Own feature bring‑up for CXL.io / CXL.cache / CXL.mem, IDE/security, RAS, switching/fabric (CXL 3.x).
- Deliver compliance and interoperability scenarios; drive customer escalations and cross‑team integration.
What you’ll need
-
BS with a minimum of 10 years of experience OR MS with a minimum of 7 years of experience OR PhD with a minimum of 5 years of experience
-
Experience with PCIe and/or CXL design/verification, deep protocol‑layer knowledge (LTSSM, DLL/TLP, flow control, ordering).
-
Proficiency in VerilogRTL design and debug
-
Experience with emulation/acceleration or hybrid (virtual + RTL) flows; solid debug skills (waveforms, checkers, coverage).
Nice to have
- PCIe Gen6/CXL 3.x fabric features (multi‑level switching, global fabric attach, pooling).
- Performance modeling, QoS/traffic shaping; firmware/OS driver bring‑up exposure; compliance tools.
The annual salary range for California is $154,000 to $286,000. You may also be eligible to receive incentive compensation: bonus, equity, and benefits. Sales positions generally offer a competitive On Target Earnings (OTE) incentive compensation structure. Please note that the salary range is a guideline and compensation may vary based on factors such as qualifications, skill level, competencies and work location. Our benefits programs include: paid vacation and paid holidays, 401(k) plan with employer match, employee stock purchase plan, a variety of medical, dental and vision plan options, and more.
We’re doing work that matters. Help us solve what others can’t.
전체 조회수
0
전체 지원 클릭
0
전체 Mock Apply
0
전체 스크랩
0
비슷한 채용공고

Principal Software Engineer II - Product Security
Snowflake · US-CA-Menlo Park

Principal Engineer, Asset Management (Hybrid)
Eversource Energy · 3 Locations

Principal Software Engineer
HP Inc. · Spring, Texas, United States of America

Senior Staff Software Engineer - Launchpad
DoorDash · San Francisco, CA; Sunnyvale, CA; New York, NY

Senior Staff Software Engineer
Qualcomm · San Diego, California, United States of America
Cadence 소개

Cadence
PublicCadence Design Systems, Inc. is an American multinational technology and computational software company headquartered in San Jose, California.
5,001-10,000
직원 수
San Jose
본사 위치
$8.5B
기업 가치
리뷰
10개 리뷰
3.9
10개 리뷰
워라밸
3.8
보상
2.7
문화
4.2
커리어
3.2
경영진
2.8
72%
지인 추천률
장점
Flexible work arrangements and remote options
Great company culture and collaborative team
Good benefits and job security
단점
Below average compensation and salary
High workload and overwhelming at times
Limited career advancement opportunities
연봉 정보
75개 데이터
Junior/L3
Junior/L3 · Data Analyst
1개 리포트
$91,103
총 연봉
기본급
$85,276
주식
-
보너스
$5,827
$59,612
$139,984
면접 후기
후기 1개
난이도
3.0
/ 5
소요 기간
14-28주
면접 과정
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Final Decision
자주 나오는 질문
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
최근 소식
Cadence Design Systems, Inc. $CDNS Shares Bought by Mitsubishi UFJ Trust & Banking Corp - MarketBeat
MarketBeat
News
·
1w ago
Cadence Design Systems Rides AI Wave in Earnings - TipRanks
TipRanks
News
·
1w ago
Teen killed, older sister being taken off life support after crash - WSB-TV
WSB-TV
News
·
1w ago
Cadence lifts annual revenue forecast on sustained AI chip-design boom - Reuters
Reuters
News
·
1w ago