refresh

트렌딩 기업

트렌딩 기업

채용

채용Cadence

Physical Design Engineer (PNR/Physical Verification/STA/EMIR)

Cadence

Physical Design Engineer (PNR/Physical Verification/STA/EMIR)

Cadence

MOUNT-ROYAL (Montreal); TORONTO 02

·

On-site

·

Full-time

·

3w ago

At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.

The candidate will have the opportunity to work on many varieties of challenging designs, i.e. low power and high speed design. As well as participating in or leading next generation PHY IP physical design, methodology and flow development, the candidate will work closely with our RTL design team & Analog Team to ensure successful tapeouts.

Main Job Tasks and Responsibilities:

-Participating in or leading next-generation physical design, methodology, and flow development in advanced technology nodes.

-Perform physical design implementation, including floor planning, power grid design, place and route, clock tree synthesis, timing closure, power/signal integrity signoff, physical verification (DRC/LVS/Antenna), EM/IR signoff, DFM Closure.

Position Requirements:

  • Bachelor or above degree in majors of EE/CS/IT, with 5+ years work experience

  • Extensive knowledge of the design rule for the process of N7/N5 and below

  • Knowledge of scripting languages and use in methodology

  • Ability of fixing the physical design violations, including: DRC, DFM, LVS, ANT, ERC etc.

  • Deep experience of static timing analysis

  • Ability to learn quickly

  • High level of communication and teamwork

  • Carefulness, responsibility, and persistence

We’re doing work that matters. Help us solve what others can’t.

We welcome applications from candidates with disabilities and in equity seeking groups. If you have accessibility needs during the application and interview process, we encourage you to make your needs known.

총 조회수

0

총 지원 클릭 수

0

모의 지원자 수

0

스크랩

0

Cadence 소개

Cadence

Cadence

Public

Cadence Design Systems provides electronic design automation (EDA) software, hardware, and IP for designing and verifying electronic systems and semiconductors.

5,001-10,000

직원 수

San Jose

본사 위치

$8.5B

기업 가치

리뷰

4.0

10개 리뷰

워라밸

4.2

보상

2.8

문화

4.1

커리어

3.2

경영진

3.4

72%

친구에게 추천

장점

Good work-life balance

Supportive and collaborative team environment

Flexible work arrangements

단점

Below market compensation

Limited career advancement opportunities

Heavy workload and long hours

연봉 정보

58개 데이터

Junior/L3

Junior/L3 · Data Analyst

1개 리포트

$91,103

총 연봉

기본급

$85,276

주식

-

보너스

$5,827

$59,612

$139,984

면접 경험

1개 면접

난이도

3.0

/ 5

소요 기간

14-28주

면접 과정

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Onsite/Virtual Interviews

5

Final Decision

자주 나오는 질문

Technical Knowledge

Behavioral/STAR

Past Experience

Problem Solving