採用

Physical Design Engineer (PNR/Physical Verification/STA/EMIR)
MOUNT-ROYAL (Montreal); TORONTO 02
·
On-site
·
Full-time
·
3w ago
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.
The candidate will have the opportunity to work on many varieties of challenging designs, i.e. low power and high speed design. As well as participating in or leading next generation PHY IP physical design, methodology and flow development, the candidate will work closely with our RTL design team & Analog Team to ensure successful tapeouts.
Main Job Tasks and Responsibilities:
-Participating in or leading next-generation physical design, methodology, and flow development in advanced technology nodes.
-Perform physical design implementation, including floor planning, power grid design, place and route, clock tree synthesis, timing closure, power/signal integrity signoff, physical verification (DRC/LVS/Antenna), EM/IR signoff, DFM Closure.
Position Requirements:
-
Bachelor or above degree in majors of EE/CS/IT, with 5+ years work experience
-
Extensive knowledge of the design rule for the process of N7/N5 and below
-
Knowledge of scripting languages and use in methodology
-
Ability of fixing the physical design violations, including: DRC, DFM, LVS, ANT, ERC etc.
-
Deep experience of static timing analysis
-
Ability to learn quickly
-
High level of communication and teamwork
-
Carefulness, responsibility, and persistence
We’re doing work that matters. Help us solve what others can’t.
We welcome applications from candidates with disabilities and in equity seeking groups. If you have accessibility needs during the application and interview process, we encourage you to make your needs known.
総閲覧数
0
応募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人

Application Software Developer - Android
Ford · Waterloo, ON, Canada, CA

Software Engineer II - Discovery and Monetization
Uber · San Francisco, CA; Sunnyvale, CA

SoC Performance Architect
Samsung · 3655 N 1st St, San Jose, CA, USA

Software Developer I
Warner Bros. Discovery · Kanata, Ontario, Canada

Technicien(ne) en automatisation sénior, contrôles CVAC
Honeywell · Ste-Foy, QC, Canada, CA
Cadenceについて

Cadence
PublicCadence Design Systems provides electronic design automation (EDA) software, hardware, and IP for designing and verifying electronic systems and semiconductors.
5,001-10,000
従業員数
San Jose
本社所在地
$8.5B
企業価値
レビュー
4.0
10件のレビュー
ワークライフバランス
4.2
報酬
2.8
企業文化
4.1
キャリア
3.2
経営陣
3.4
72%
友人に勧める
良い点
Good work-life balance
Supportive and collaborative team environment
Flexible work arrangements
改善点
Below market compensation
Limited career advancement opportunities
Heavy workload and long hours
給与レンジ
58件のデータ
Junior/L3
Junior/L3 · Data Analyst
1件のレポート
$91,103
年収総額
基本給
$85,276
ストック
-
ボーナス
$5,827
$59,612
$139,984
面接体験
1件の面接
難易度
3.0
/ 5
期間
14-28週間
面接プロセス
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Final Decision
よくある質問
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
ニュース&話題
Ninety One UK Ltd Cuts Position in Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
1d ago
Moran Wealth Management LLC Sells 19,592 Shares of Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
1d ago
Cadence Maps Its Future Beyond EDA With Agentic AI and Simulation - HPCwire
HPCwire
News
·
2d ago
Lesser-Known Cadence Design Systems Just Landed Google and Nvidia Deals. Should You Buy CDNS Stock? - Barchart.com
Barchart.com
News
·
2d ago