热门公司

招聘

职位Cadence

Physical Design Engineer (PNR/Physical Verification/STA/EMIR)

Cadence

Physical Design Engineer (PNR/Physical Verification/STA/EMIR)

Cadence

MOUNT-ROYAL (Montreal); TORONTO 02

·

On-site

·

Full-time

·

3w ago

At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.

The candidate will have the opportunity to work on many varieties of challenging designs, i.e. low power and high speed design. As well as participating in or leading next generation PHY IP physical design, methodology and flow development, the candidate will work closely with our RTL design team & Analog Team to ensure successful tapeouts.

Main Job Tasks and Responsibilities:

-Participating in or leading next-generation physical design, methodology, and flow development in advanced technology nodes.

-Perform physical design implementation, including floor planning, power grid design, place and route, clock tree synthesis, timing closure, power/signal integrity signoff, physical verification (DRC/LVS/Antenna), EM/IR signoff, DFM Closure.

Position Requirements:

  • Bachelor or above degree in majors of EE/CS/IT, with 5+ years work experience

  • Extensive knowledge of the design rule for the process of N7/N5 and below

  • Knowledge of scripting languages and use in methodology

  • Ability of fixing the physical design violations, including: DRC, DFM, LVS, ANT, ERC etc.

  • Deep experience of static timing analysis

  • Ability to learn quickly

  • High level of communication and teamwork

  • Carefulness, responsibility, and persistence

We’re doing work that matters. Help us solve what others can’t.

We welcome applications from candidates with disabilities and in equity seeking groups. If you have accessibility needs during the application and interview process, we encourage you to make your needs known.

总浏览量

0

申请点击数

0

模拟申请者数

0

收藏

0

关于Cadence

Cadence

Cadence

Public

Cadence Design Systems provides electronic design automation (EDA) software, hardware, and IP for designing and verifying electronic systems and semiconductors.

5,001-10,000

员工数

San Jose

总部位置

$8.5B

企业估值

评价

4.0

10条评价

工作生活平衡

4.2

薪酬

2.8

企业文化

4.1

职业发展

3.2

管理层

3.4

72%

推荐给朋友

优点

Good work-life balance

Supportive and collaborative team environment

Flexible work arrangements

缺点

Below market compensation

Limited career advancement opportunities

Heavy workload and long hours

薪资范围

58个数据点

Junior/L3

Junior/L3 · Data Analyst

1份报告

$91,103

年薪总额

基本工资

$85,276

股票

-

奖金

$5,827

$59,612

$139,984

面试经验

1次面试

难度

3.0

/ 5

时长

14-28周

面试流程

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Onsite/Virtual Interviews

5

Final Decision

常见问题

Technical Knowledge

Behavioral/STAR

Past Experience

Problem Solving