トレンド企業

Cadence
Cadence

Leading company in the technology industry

Lead Verification Engineer

職種エンジニアリング
経験リード級
勤務地HSINCHU
勤務オンサイト
雇用正社員
掲載1週間前
応募する

At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.Job Overview:

We are seeking a results driven Pre-Silicon Verification Engineer with extensive experience in function verification (formal verification and/or simulation/UVM verification) and a passion for leveraging artificial intelligence to redefine the verification landscape. In this role, you will operate at the forefront of semiconductor design and AI innovation, utilizing advanced AI tools to architect, design, and validate the next generation of verification methodologies. You will collaborate closely with a highly skilled team of machine learning engineers experienced in training large language models at scale, as well as accomplished software engineers with proven expertise in product development and deployment.

Job Responsibilities:

  • Contribute to the application of machine learning techniques aimed at streamlining traditional pre-silicon functional verification methodologies like formal verification and UVM.
  • Develop agentic AI solutions using LLMs and latest ML technologies to accelerate pre-silicon Design Verification process.
  • Employ AI enhanced Electronic Design Automation (EDA) tools to improve and expedite both the design and verification lifecycles.
  • Engage directly with customers to understand requirements and deliver innovative, practical verification strategies.
  • Collaborate effectively with machine learning and software engineering teams to validate output correctness, efficiency, and quality.
  • Maintain current knowledge of advancements in AI-powered hardware verification and actively participate in fostering internal knowledge growth.

Job Qualifications:

  • Bachelor's degree in electrical engineering, computer engineering with 4 years of work experience or master's degree in electrical engineering, computer engineering with 2 years of work experience.
  • Proven expertise and hands-on experience in at least one of the pre-silicon ASIC verification methodologies such as Formal, SV/UVM and/or OVM.
  • Advanced skills in debugging pre-silicon verification failures using waveform viewers and simulation analysis tools.
  • Hands-on experience with industry standard EDA tools (e.g., Jasper, Xcelium, IMC).
  • Strong programming skills in Verilog, System Verilog and Python
  • Excellent communication skills and the ability to thrive in a team-oriented environment.
  • Self-motivated, with a proactive approach to problem solving, continuous learning, and innovation.

Additional Skills/Preferences:

  • Exposure to LLMs and ML technologies like RAG, RFT, RL, and Agentic frameworks would be a plus.

We’re doing work that matters. Help us solve what others can’t.

閲覧数

0

応募クリック

0

Mock Apply

0

スクラップ

0

Cadenceについて

Cadence

Cadence

Public

Cadence Design Systems, Inc. is an American multinational technology and computational software company headquartered in San Jose, California.

5,001-10,000

従業員数

San Jose

本社所在地

$8.5B

企業価値

レビュー

10件のレビュー

3.9

10件のレビュー

ワークライフバランス

3.8

報酬

2.7

企業文化

4.2

キャリア

3.2

経営陣

2.8

72%

知人への推奨率

良い点

Flexible work arrangements and remote options

Great company culture and collaborative team

Good benefits and job security

改善点

Below average compensation and salary

High workload and overwhelming at times

Limited career advancement opportunities

給与レンジ

75件のデータ

Junior/L3

Junior/L3 · Data Analyst

1件のレポート

$91,103

年収総額

基本給

$85,276

ストック

-

ボーナス

$5,827

$59,612

$139,984

面接レビュー

レビュー1件

難易度

3.0

/ 5

期間

14-28週間

面接プロセス

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Onsite/Virtual Interviews

5

Final Decision

よくある質問

Technical Knowledge

Behavioral/STAR

Past Experience

Problem Solving