採用
必須スキル
Jira
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.
Sr Principal Product Engineer
- DDR IP
Location: Nanjing, China
About Us
Cadence is a pivotal leader in electronic design, building upon more than 30 years of computational software expertise. We apply our Intelligent System Design strategy to deliver software, hardware, and IP that turn design concepts into reality. This strategy is supplemented by AI-augmented development practices throughout all our organizations to empower our team to focus on creative problem-solving and innovation. Our customers are the world’s most innovative companies, delivering extraordinary electronic products—from chips to boards to systems—for dynamic market applications including consumer, hyperscale computing, 5G communications, automotive, aerospace, industrial, and health. Join us and be part of a culture that values innovation, collaboration, and customer success.
Position Overview
This is an exceptional opportunity to become part of the dynamic and expanding Product Engineering team within the DDR IP division at Cadence Design Systems. We are seeking a highly skilled Principal Product Engineer to serve as the primary technical interface for strategic customer engagements, facilitating the deployment of our cutting-edge DDR PHY IP solutions. This role is hands-on and pivotal, operating in a post-silicon environment and demanding a comprehensive understanding across multiple technical domains. Joining our team means contributing to innovative projects that drive the future of electronic design, while collaborating with industry-leading experts in a culture focused on excellence and customer success.
Key Responsibilities
Protocol & Physical Layer:
Demonstrate a strong understanding of DDR, LPDDR and GDDR implementations.
Primary Technical Liaison:
Act as the main technical contact for debugging customer silicon issues, both for systems and ATE
Lab Equipment Proficiency:
Demonstrate hands-on experience with oscilloscopes, BERTs, protocol exercisers, and analyzers.
Signal Integrity (SI) and
Power Integrity (PI): Understand SI and PI requirements for the IP and assist in diagnosing related hardware issues.
Onsite Support:
Travel to customer sites (about 10% of the time) for bringup and debug of silicon issues.
Technical Issue Management:
Own support cases filed by the customer on SFDC.Use tools such as Sherlock and JIRA to document and coordinate issue debugging.
AI Incorporation:
Leverage AI-powered tools and assistants to enhance productivity, improve decision making, and maintain high-quality customer deliverables. Apply AI-powered analytics tools to extract insights, identify patterns, and generate actionable recommendations from complex datasets.
Required Skills & Qualifications
- M.S. Electrical/Computer Engineering (or similar degree) and 10 + years of experience or PhD and 5+ Years of relevant experience
- Experience working with Memory PHY, Memory Controller and DRAM
- Experience using advanced mixed signal verification, and system simulation tools.
- Strong debug and problem-solving skills.
- Strong background in supporting Post Silicon bringup and debug.
- Familiarity with advanced technology nodes (7nm and below) is a plus.
- Strong presentation and communication skills required.
- Experience with lab equipment to reproduce customer failures in the lab.
- Familiarity with SI/PI analysis concepts and able to diagnose hardware issues
We’re doing work that matters. Help us solve what others can’t.
総閲覧数
0
応募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人

JD for Senior R&D Engineer - Tech Development & Management
ABB · Shanghai, Shanghai, China

Principal Verification & Validation Engineer
Danaher · Pudong, Shanghai, China

Senior Software Engineer II
GOAT · Shanghai, Shanghai, China

Staff Software Engineer,Nova
RingCentral · Hangzhou

Senior Sales Engineer
Johnson Controls · Chongqing-Chongqing-China
Cadenceについて

Cadence
PublicCadence Design Systems provides electronic design automation (EDA) software, hardware, and IP for designing and verifying electronic systems and semiconductors.
5,001-10,000
従業員数
San Jose
本社所在地
$8.5B
企業価値
レビュー
4.0
10件のレビュー
ワークライフバランス
4.2
報酬
2.8
企業文化
4.1
キャリア
3.2
経営陣
3.4
72%
友人に勧める
良い点
Good work-life balance
Supportive and collaborative team environment
Flexible work arrangements
改善点
Below market compensation
Limited career advancement opportunities
Heavy workload and long hours
給与レンジ
58件のデータ
Junior/L3
Junior/L3 · Data Analyst
1件のレポート
$91,103
年収総額
基本給
$85,276
ストック
-
ボーナス
$5,827
$59,612
$139,984
面接体験
1件の面接
難易度
3.0
/ 5
期間
14-28週間
面接プロセス
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Final Decision
よくある質問
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
ニュース&話題
Ninety One UK Ltd Cuts Position in Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
3d ago
Moran Wealth Management LLC Sells 19,592 Shares of Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
3d ago
Cadence Maps Its Future Beyond EDA With Agentic AI and Simulation - HPCwire
HPCwire
News
·
3d ago
Lesser-Known Cadence Design Systems Just Landed Google and Nvidia Deals. Should You Buy CDNS Stock? - Barchart.com
Barchart.com
News
·
3d ago