
Leading company in the technology industry
Intern: Application Engineering - Silicon Signoff and Verification
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.
Cadence Design Systems Inc. is looking for a motivated
Intern: Application Engineering
- Silicon Signoff and Verification to work with us in Belo Horizonte, Brazil. At Cadence, we hire and develop leaders and innovators who want to impact the world of technology. Cadence has been nominated as a Great Place to Work globally and in Brazil and is also a Fortune 100 Best Companies to Work For.
As an
Intern: Application Engineering
- Silicon Signoff and Verification, you will be part of the Silicon Signoff and Verification (SSV) team. The SSV team works with the Quantus, Pegasus and Voltus platforms. To understand more on what we do, you can visit here. Working at Cadence is very dynamic, fast-paced, and integrated with other teams all around the world.
Job Description:
- The Candidate will be trained on the Cadence tool set, in the context of multiple flows for Integrated Circuit (IC) Physical/Signoff, Parasitic Extraction, full-chip electromigration, IR drop and power analysis to support our leading-edge customers meet/exceed their signoff targets, achieve faster design closure, and turn their design concepts into reality. Using Cadence’s suite of tools, you will help develop creative and innovative solutions for customers, benchmark product capabilities for a wide range of flow regimes and phenomena, advocate for best practices, and collaborate with members of the sales and product teams.
Key responsibilities in this position are to:
- Helping customers to adopt and proliferate our IC Signoff solutions
- Conducting technical presentations, technical training, and product demonstrations, including development of customized presentations
- Supporting technical evaluations and benchmarks
- Help R&D and product engineers develop competitive and creative technical solutions
Minimum Requirements
- Enrollment in a BS in Electrical, Electronics, System Engineering, computer science or related areas on progress.
- One year to graduate (Max: 6/2027).
- Excellent written and verbal communication skills
- Interest in learning new technologies
- Open to continued personal development to meet the evolving demands of the EDA industry
Nice to have skills - University contact:
- Knowledge of MOS transistors
- Previous exposure to Physical verification flows ( i.e.. DRC, LVS & FILL), Parasitic extraction flows or IR Drop/Electromigration tools
- Physical verification rule writing or in parasitic extraction is a plus
- Familiarity with Cadence Implementation tools (Innovus, Virtuoso, Allegro/APD) or similar industry tools
- In-depth understanding of Semiconductor Manufacturing process is a plus
- Programming skills like Linux, Python, Bash, Tcl or Perl is a plus. Self-motivated and enthusiastically focused on problem solving
- Team player with a positive attitude, willingness to offer and execute ideas and solutions to enhance processes within an evolving environment
Additional Job Details:
- Internship term: 20 hours/week
- Location: Av. do Contorno, 5800, Savassi
- Belo Horizonte
About Cadence Design Systems:
Cadence is the only company that provides the expertise and tools, IP, and hardware required for the entire electronics design chain, from chip design to chip packaging to boards and to systems. We enable electronic systems and semiconductor companies to create innovative products that transform the way people live, work, and play. Our products are used in mobile, consumer, cloud datacenter, automotive, aerospace, IoT, industrial and other market segments. For more information, access http://www.cadence.com
We’re doing work that matters. Help us solve what others can’t.
浏览量
0
申请点击
0
Mock Apply
0
收藏
0
相似职位

Software Engineer I, New Grad - Aarhus Office
Chainalysis · Aarhus Office

Internship Fall 2026 - Digital Project Engineering
Raytheon (RTX) · CA-ON-MISSISSAUGA-P22M01 ~ 1801 Courtney Park Dr ~ P22M01 BLDG

Early Career Associate
HCL Technologies

Associate, Electrical Engineering (PCB)
L3Harris · Palm Bay, FL, US

Associate Engineer, Diffusion Process, Fab 1
GlobalFoundries · Penang
关于Cadence

Cadence
PublicCadence Design Systems, Inc. is an American multinational technology and computational software company headquartered in San Jose, California.
5,001-10,000
员工数
San Jose
总部位置
$8.5B
企业估值
评价
10条评价
3.9
10条评价
工作生活平衡
3.8
薪酬
2.7
企业文化
4.2
职业发展
3.2
管理层
2.8
72%
推荐率
优点
Flexible work arrangements and remote options
Great company culture and collaborative team
Good benefits and job security
缺点
Below average compensation and salary
High workload and overwhelming at times
Limited career advancement opportunities
薪资范围
75个数据点
Junior/L3
Junior/L3 · Data Analyst
1份报告
$91,103
年薪总额
基本工资
$85,276
股票
-
奖金
$5,827
$59,612
$139,984
面试评价
1条评价
难度
3.0
/ 5
时长
14-28周
面试流程
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Final Decision
常见问题
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
最新动态
Cadence Design Systems, Inc. $CDNS Shares Bought by Mitsubishi UFJ Trust & Banking Corp - MarketBeat
MarketBeat
News
·
1w ago
Cadence Design Systems Rides AI Wave in Earnings - TipRanks
TipRanks
News
·
1w ago
Teen killed, older sister being taken off life support after crash - WSB-TV
WSB-TV
News
·
1w ago
Cadence lifts annual revenue forecast on sustained AI chip-design boom - Reuters
Reuters
News
·
1w ago