refresh

トレンド企業

トレンド企業

採用

求人Cadence

Application Engineer I: Digital Verification & Simulation

Cadence

Application Engineer I: Digital Verification & Simulation

Cadence

BELO HORIZONTE

·

On-site

·

Full-time

·

4d ago

At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.

Cadence Design Systems Inc. is looking for a motivated

Application Engineer I: Digital Verification & Simulation to work with us in Belo Horizonte, Brazil.

At Cadence, we hire and develop leaders and innovators who want to impact the world of technology. Cadence has been nominated as a Great Place to Work globally and in Brazil and is also a Fortune 100 Best Companies to Work For.

As an Application Engineer, you will be part of Global Customer Success (GCS) - ASK team in Belo Horizonte, Brazil. The ASK team works with Digital, Analog, Verification, Systems tools and provides application support to all Cadence customers. To understand more on our tools & flows, you can visit https://www.cadence.com

Job Description:

  • Assist customers in improving verification productivity and simulation performance using Cadence digital verification tools and flows.
  • Support debug of functional and simulation-related issues, including waveform analysis, testbench behavior, and tool usage.
  • Learn and apply best practices for RTL simulation, regression flows, and coverage analysis.
  • Collaborate with senior Application Engineers, R&D, and field teams to reproduce issues, analyze root causes, and validate solutions.
  • Develop technical documentation, examples, knowledge articles, and enablement material to improve customer self-service.
  • Contribute to custom verification solutions using tool capabilities and basic scripting techniques.

Minimum Requirements:

  • Complete Bachelor’s degree in Electrical Engineering, Electronics Engineering, Computer Engineering, or related fields.
  • Solid foundation in digital logic, RTL design, and simulation concepts.
  • Understanding of hardware description languages such as System Verilog or Verilog.
  • Familiarity with simulation-based verification concepts (testbench, stimulus, checking).
  • Basic experience with scripting languages such as TCL, Python, or Perl.
  • Strong analytical, debugging, and problem-solving skills.
  • Ability to learn complex technical topics and communicate technical findings clearly.

Nice to Have:

  • Academic or internship exposure to functional verification flows.
  • Basic understanding of System Verilog testbench concepts (interfaces, assertions, randomization).
  • Familiarity with coverage concepts (code coverage, functional coverage).
  • Prior exposure to Cadence verification tools, especially Xcelium, or other simulators.
  • Experience with Linux-based development environments.

Additional Job Details:

  • Employment category: CLT.
  • Employment term: 40 hours/week
  • This position is based in Belo Horizonte, Brazil.
  • Competitive benefits.

About Cadence Design Systems:

Cadence is the only company that provides the expertise and tools, IP, and hardware required for the entire electronics design chain, from chip design to chip packaging to boards and to systems. We enable electronic systems and semiconductor companies to create innovative products that transform the way people live, work, and play. Our products are used in mobile, consumer, cloud datacenter, automotive, aerospace, IoT, industrial and other market segments. For more information, access http://www.cadence.com.

We’re doing work that matters. Help us solve what others can’t.

総閲覧数

0

応募クリック数

0

模擬応募者数

0

スクラップ

0

Cadenceについて

Cadence

Cadence

Public

Cadence Design Systems provides electronic design automation (EDA) software, hardware, and IP for designing and verifying electronic systems and semiconductors.

5,001-10,000

従業員数

San Jose

本社所在地

$8.5B

企業価値

レビュー

4.0

10件のレビュー

ワークライフバランス

4.2

報酬

2.8

企業文化

4.1

キャリア

3.2

経営陣

3.4

72%

友人に勧める

良い点

Good work-life balance

Supportive and collaborative team environment

Flexible work arrangements

改善点

Below market compensation

Limited career advancement opportunities

Heavy workload and long hours

給与レンジ

58件のデータ

Junior/L3

Junior/L3 · Data Analyst

1件のレポート

$91,103

年収総額

基本給

$85,276

ストック

-

ボーナス

$5,827

$59,612

$139,984

面接体験

1件の面接

難易度

3.0

/ 5

期間

14-28週間

面接プロセス

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Onsite/Virtual Interviews

5

Final Decision

よくある質問

Technical Knowledge

Behavioral/STAR

Past Experience

Problem Solving