招聘
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.
Job Summary
We are seeking a highly skilled RTL Design Engineer with deep expertise in PCIe protocol (Gen4/Gen5/Gen6) to join our PCIe Controller IP development team. The candidate will be responsible for designing, implementing, and verifying RTL for PCIe controllers and related subsystems, ensuring compliance with protocol standards and performance targets.
Key Responsibilities
- Architect and implement RTL for PCIe IP blocks
- Collaborate with system architects to define micro-architecture and design specifications.
- Responsible for the quality of Design Quality. Expertise in LINT/CDC, Synthesis is Must.
- Work closely with verification teams to develop testbenches and validate functionality.
- Participate in interoperability testing
- Contribute to performance, power, and area optimization in advanced nodes.
- Interface with cross-functional teams including PHY, software, and validation.
Required Skills
- Strong hands-on experience in RTL design using Verilog/System Verilog.
- Deep understanding of PCIe protocol stack and transaction layers.
- Experience with AXI & PXC interfaces, DMA engines, and MSI interrupt handling,
- Familiarity with CDC design principles and asynchronous FIFO implementation.
- Proficiency in synthesis, linting, and static timing analysis.
- Exposure to formal verification and assertion-based design methodologies.
- Experience with simulation tools and waveform debugging.
Education
- Bachelor’s or Master’s degree in Electronics /Electrical Engineering , or related field.
We’re doing work that matters. Help us solve what others can’t.
总浏览量
0
申请点击数
0
模拟申请者数
0
收藏
0
相似职位

Senior Testing Engineer- Cooling
Schneider Electric · Bangalore, India

Automation Engineering Senior Analyst - HIH - Evernorth
Cigna · Hyderabad, India

Senior Technical Architect C#, .NET
HCL Technologies · Chennai, India

Senior Engineer
Wipro · Gurugram, India

Senior Software Engineer - Java , Spring boot, Microservices
Wells Fargo · Bengaluru, India
关于Cadence

Cadence
PublicCadence Design Systems provides electronic design automation (EDA) software, hardware, and IP for designing and verifying electronic systems and semiconductors.
5,001-10,000
员工数
San Jose
总部位置
$8.5B
企业估值
评价
4.0
10条评价
工作生活平衡
4.2
薪酬
2.8
企业文化
4.1
职业发展
3.2
管理层
3.4
72%
推荐给朋友
优点
Good work-life balance
Supportive and collaborative team environment
Flexible work arrangements
缺点
Below market compensation
Limited career advancement opportunities
Heavy workload and long hours
薪资范围
58个数据点
Junior/L3
Junior/L3 · Data Analyst
1份报告
$91,103
年薪总额
基本工资
$85,276
股票
-
奖金
$5,827
$59,612
$139,984
面试经验
1次面试
难度
3.0
/ 5
时长
14-28周
面试流程
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Final Decision
常见问题
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
新闻动态
Ninety One UK Ltd Cuts Position in Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
2d ago
Moran Wealth Management LLC Sells 19,592 Shares of Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
2d ago
Cadence Maps Its Future Beyond EDA With Agentic AI and Simulation - HPCwire
HPCwire
News
·
3d ago
Lesser-Known Cadence Design Systems Just Landed Google and Nvidia Deals. Should You Buy CDNS Stock? - Barchart.com
Barchart.com
News
·
3d ago