refresh

트렌딩 기업

트렌딩 기업

채용

채용Cadence

Sr Principal Design Engineer

Cadence

Sr Principal Design Engineer

Cadence

BANGALORE

·

On-site

·

Full-time

·

1mo ago

At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.

Job Summary

We are seeking a highly skilled RTL Design Engineer with deep expertise in PCIe protocol (Gen4/Gen5/Gen6) to join our PCIe Controller IP development team. The candidate will be responsible for designing, implementing, and verifying RTL for PCIe controllers and related subsystems, ensuring compliance with protocol standards and performance targets.

Key Responsibilities

  • Architect and implement RTL for PCIe IP blocks
  • Collaborate with system architects to define micro-architecture and design specifications.
  • Responsible for the quality of Design Quality. Expertise in LINT/CDC, Synthesis is Must.
  • Work closely with verification teams to develop testbenches and validate functionality.
  • Participate in interoperability testing
  • Contribute to performance, power, and area optimization in advanced nodes.
  • Interface with cross-functional teams including PHY, software, and validation.

Required Skills

  • Strong hands-on experience in RTL design using Verilog/System Verilog.
  • Deep understanding of PCIe protocol stack and transaction layers.
  • Experience with AXI & PXC interfaces, DMA engines, and MSI interrupt handling,
  • Familiarity with CDC design principles and asynchronous FIFO implementation.
  • Proficiency in synthesis, linting, and static timing analysis.
  • Exposure to formal verification and assertion-based design methodologies.
  • Experience with simulation tools and waveform debugging.

Education

  • Bachelor’s or Master’s degree in Electronics /Electrical Engineering , or related field.

We’re doing work that matters. Help us solve what others can’t.

총 조회수

0

총 지원 클릭 수

0

모의 지원자 수

0

스크랩

0

Cadence 소개

Cadence

Cadence

Public

Cadence Design Systems provides electronic design automation (EDA) software, hardware, and IP for designing and verifying electronic systems and semiconductors.

5,001-10,000

직원 수

San Jose

본사 위치

$8.5B

기업 가치

리뷰

4.0

10개 리뷰

워라밸

4.2

보상

2.8

문화

4.1

커리어

3.2

경영진

3.4

72%

친구에게 추천

장점

Good work-life balance

Supportive and collaborative team environment

Flexible work arrangements

단점

Below market compensation

Limited career advancement opportunities

Heavy workload and long hours

연봉 정보

58개 데이터

Junior/L3

Junior/L3 · Data Analyst

1개 리포트

$91,103

총 연봉

기본급

$85,276

주식

-

보너스

$5,827

$59,612

$139,984

면접 경험

1개 면접

난이도

3.0

/ 5

소요 기간

14-28주

면접 과정

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Onsite/Virtual Interviews

5

Final Decision

자주 나오는 질문

Technical Knowledge

Behavioral/STAR

Past Experience

Problem Solving