refresh

トレンド企業

トレンド企業

採用

求人Cadence

Sr Principal Design Engineer

Cadence

Sr Principal Design Engineer

Cadence

BANGALORE

·

On-site

·

Full-time

·

1mo ago

At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.

Job Summary

We are seeking a highly skilled RTL Design Engineer with deep expertise in PCIe protocol (Gen4/Gen5/Gen6) to join our PCIe Controller IP development team. The candidate will be responsible for designing, implementing, and verifying RTL for PCIe controllers and related subsystems, ensuring compliance with protocol standards and performance targets.

Key Responsibilities

  • Architect and implement RTL for PCIe IP blocks
  • Collaborate with system architects to define micro-architecture and design specifications.
  • Responsible for the quality of Design Quality. Expertise in LINT/CDC, Synthesis is Must.
  • Work closely with verification teams to develop testbenches and validate functionality.
  • Participate in interoperability testing
  • Contribute to performance, power, and area optimization in advanced nodes.
  • Interface with cross-functional teams including PHY, software, and validation.

Required Skills

  • Strong hands-on experience in RTL design using Verilog/System Verilog.
  • Deep understanding of PCIe protocol stack and transaction layers.
  • Experience with AXI & PXC interfaces, DMA engines, and MSI interrupt handling,
  • Familiarity with CDC design principles and asynchronous FIFO implementation.
  • Proficiency in synthesis, linting, and static timing analysis.
  • Exposure to formal verification and assertion-based design methodologies.
  • Experience with simulation tools and waveform debugging.

Education

  • Bachelor’s or Master’s degree in Electronics /Electrical Engineering , or related field.

We’re doing work that matters. Help us solve what others can’t.

総閲覧数

0

応募クリック数

0

模擬応募者数

0

スクラップ

0

Cadenceについて

Cadence

Cadence

Public

Cadence Design Systems provides electronic design automation (EDA) software, hardware, and IP for designing and verifying electronic systems and semiconductors.

5,001-10,000

従業員数

San Jose

本社所在地

$8.5B

企業価値

レビュー

4.0

10件のレビュー

ワークライフバランス

4.2

報酬

2.8

企業文化

4.1

キャリア

3.2

経営陣

3.4

72%

友人に勧める

良い点

Good work-life balance

Supportive and collaborative team environment

Flexible work arrangements

改善点

Below market compensation

Limited career advancement opportunities

Heavy workload and long hours

給与レンジ

58件のデータ

Junior/L3

Junior/L3 · Data Analyst

1件のレポート

$91,103

年収総額

基本給

$85,276

ストック

-

ボーナス

$5,827

$59,612

$139,984

面接体験

1件の面接

難易度

3.0

/ 5

期間

14-28週間

面接プロセス

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Onsite/Virtual Interviews

5

Final Decision

よくある質問

Technical Knowledge

Behavioral/STAR

Past Experience

Problem Solving