採用
必須スキル
C++
At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.
We are seeking a highly skilled HPC Engineer to join our team. The HPC Engineer is responsible for designing, implementing, and maintaining high‑performance software used for transistor‑level electrical circuit simulation in large‑scale, parallel computing environments. The ideal candidate has strong expertise in GPU-accelerated computation, distributed programming, and modern C++ development, along with a passion for solving complex problems, performance optimization and scalable numerical simulation.
Position Location
- This is a full-time, on-site position based in San Jose, CA. In-office attendance is required.
Responsibilities
-
Architect, develop, and maintain HPC software for large-scale circuit simulation in distributed and GPU-accelerated environments.
-
Implement parallel and multi-threaded algorithms optimized for performance, scalability, and reliability.
-
Apply performance engineering techniques using profilers, code analyzers, and hardware-level instrumentation to optimize computational kernels and system workflows.
-
Collaborate with cross-functional engineering teams in a geographically distributed environment to deliver production-quality simulation technologies.
-
Contribute to continuous integration, unit testing, and code quality processes using modern C++ paradigms and AI‑assisted development workflows.
Required Qualifications
-
MS/PhD in Computer Science, Electrical Engineering, Mechanical Engineering, Aerospace Engineering, Physics, or a related technical field.
-
Demonstrated experience contributing to large-scale numerical simulation projects (e.g., computational physics, fluid dynamics, finite‑element analysis, thermal analysis).
-
Strong software engineering fundamentals, including design, refactoring, debugging, and testing of high-performance applications.
Skills of Interest
-
GPU programming: Expertise with CUDA, HIP, or other GPU computing frameworks.
-
Distributed programming: Expertise with MPI or similar message‑passing systems.
-
Parallel / multi-threaded programming: Expertise with OpenMP, pthreads, or other concurrency frameworks.
-
Performance optimization: Skilled in kernel-level and system-level performance tuning using profilers and code analyzers (e.g., Nsight, VTune, perf).
-
Modern C++: Expertise with C++14/17 or later, including templates, RAII, standard libraries, and modern language patterns.
-
Software quality practices: Experience with unit testing, CI/CD automation, and code review processes.
-
AI-assisted development workflows: Ability to integrate AI tools into engineering workflows to enhance productivity and code quality.
Preferred Qualifications
-
2-4 years of industry experience developing numerical simulation codes.
-
Familiarity with VLSI circuit simulation concepts and electrical circuit analysis.
-
Background in numerical analysis, particularly numerical linear algebra, sparse matrix techniques, or methods for solving ODEs/PDEs.
-
Experience using hardware-level debugging and profiling tools to analyze performance bottlenecks.
The annual salary range for California is $136,500 to $253,500. You may also be eligible to receive incentive compensation: bonus, equity, and benefits. Sales positions generally offer a competitive On Target Earnings (OTE) incentive compensation structure. Please note that the salary range is a guideline and compensation may vary based on factors such as qualifications, skill level, competencies and work location. Our benefits programs include: paid vacation and paid holidays, 401(k) plan with employer match, employee stock purchase plan, a variety of medical, dental and vision plan options, and more.
We’re doing work that matters. Help us solve what others can’t.
総閲覧数
0
応募クリック数
0
模擬応募者数
0
スクラップ
0
類似の求人

Software Development Engineer II, AWS Marketplace
Amazon · Austin, TX, USA

Software Development Engineer, EC2 Pricing Engineering, EC2 Pricing - Commitment Visibility Products
Amazon · Seattle, WA, USA

Advanced CAD Specialist
Honeywell · Rosemont, IL, United States, US

Software Engineer [Multiple Positions Available]
JPMorgan Chase · Atlanta, GA, United States, US

Electrical Engineer
Booz Allen Hamilton · Albuquerque, NM
Cadenceについて

Cadence
PublicCadence Design Systems provides electronic design automation (EDA) software, hardware, and IP for designing and verifying electronic systems and semiconductors.
5,001-10,000
従業員数
San Jose
本社所在地
$8.5B
企業価値
レビュー
4.0
10件のレビュー
ワークライフバランス
4.2
報酬
2.8
企業文化
4.1
キャリア
3.2
経営陣
3.4
72%
友人に勧める
良い点
Good work-life balance
Supportive and collaborative team environment
Flexible work arrangements
改善点
Below market compensation
Limited career advancement opportunities
Heavy workload and long hours
給与レンジ
58件のデータ
Junior/L3
Junior/L3 · Data Analyst
1件のレポート
$91,103
年収総額
基本給
$85,276
ストック
-
ボーナス
$5,827
$59,612
$139,984
面接体験
1件の面接
難易度
3.0
/ 5
期間
14-28週間
面接プロセス
1
Application Review
2
Recruiter Screen
3
Technical Phone Screen
4
Onsite/Virtual Interviews
5
Final Decision
よくある質問
Technical Knowledge
Behavioral/STAR
Past Experience
Problem Solving
ニュース&話題
Ninety One UK Ltd Cuts Position in Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
2d ago
Moran Wealth Management LLC Sells 19,592 Shares of Cadence Design Systems, Inc. $CDNS - MarketBeat
MarketBeat
News
·
2d ago
Cadence Maps Its Future Beyond EDA With Agentic AI and Simulation - HPCwire
HPCwire
News
·
2d ago
Lesser-Known Cadence Design Systems Just Landed Google and Nvidia Deals. Should You Buy CDNS Stock? - Barchart.com
Barchart.com
News
·
3d ago