热门公司

招聘

职位Cadence

Design Engineer II

Cadence

Design Engineer II

Cadence

PUNE 04

·

On-site

·

Full-time

·

2d ago

At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.

Cadence

is a pivotal leader in electronic design, building upon more than 30 years of computational software expertise. The company applies its underlying Intelligent System Design strategy to deliver software, hardware and IP that turn design concepts into reality. Cadence customers are the world’s most innovative companies, delivering extraordinary electronic products from chips to boards to systems for the most dynamic market applications including consumer, hyperscale computing, 5G communications, automotive, aerospace industrial and health.

The Cadence Advantage

  • The opportunity to work on cutting-edge technology in an environment that encourages you to be creative, innovative, and to make an impact.
  • Cadence’s employee-friendly policies focus on the physical and mental well-being of employees, career development, providing opportunities for learning, and celebrating success in recognition of specific needs of the employees.
  • The unique “One Cadence – One Team” culture promotes collaboration within and across teams to ensure customer success
  • Multiple avenues of learning and development available for employees to explore as per their specific requirement and interests

You get to work with a diverse team of passionate, dedicated, and talented individuals who go above and beyond for our customers, our communities, and each other—every day

Job Responsibilities:

EXp:2- 5 Years

  • Physical design implementation of state-of-the-art Cadence IPs using Cadence EDA tools
  • Genus, Innovus, Tempus, Voltus and other backend tools.

PPA characterization and optimization of these performance-oriented and power-oriented best-in-class IP cores for advanced process nodes, such as 7nm/5nm/3nm/2nm and beyond.

Development, automation and maintenance of EDA flows and scripts for physical implementation.

Manage regression infrastructure that tracks quality of the RTL/flow development as well as the PPA of the key designs.

Participate in benchmarking PPAs for customer engagements.

Should have knowledge of complete ASIC Design Flow, including Synthesis, Physical Designing , Timing Analysis, Power Analysis and Formal Verification.

Experience with Cadence digital design tools will be an added advantage.

Hands on scripting languages like Python, Perl, TCL, Unix shell, etc.

Strong understanding of digital logic design, processor design, and computer architecture is desirable.

Should have excellent communication, analytical and problem solving skills.

Should be self-motivated and good team player.

We’re doing work that matters. Help us solve what others can’t.

总浏览量

0

申请点击数

0

模拟申请者数

0

收藏

0

关于Cadence

Cadence

Cadence

Public

Cadence Design Systems, Inc. is an American multinational technology and computational software company headquartered in San Jose, California.

5,001-10,000

员工数

San Jose

总部位置

$8.5B

企业估值

评价

4.0

10条评价

工作生活平衡

4.2

薪酬

2.8

企业文化

4.1

职业发展

3.2

管理层

3.4

72%

推荐给朋友

优点

Good work-life balance and flexible hours

Supportive and collaborative team environment

Good benefits and stable company

缺点

Below market compensation and pay

Limited growth and advancement opportunities

Heavy workload and long hours during peak times

薪资范围

66个数据点

Junior/L3

Junior/L3 · Data Analyst

1份报告

$91,103

年薪总额

基本工资

$85,276

股票

-

奖金

$5,827

$59,612

$139,984

面试经验

1次面试

难度

3.0

/ 5

时长

14-28周

面试流程

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Onsite/Virtual Interviews

5

Final Decision

常见问题

Technical Knowledge

Behavioral/STAR

Past Experience

Problem Solving