トレンド企業

Cadence
Cadence

Leading company in the technology industry

Sr Principal Design Engineer

職種エンジニアリング
経験Staff+
勤務地BANGALORE
勤務オンサイト
雇用正社員
掲載1週間前
応募する

At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.

We are looking for a Sr Principal Verification Engineer to lead verification efforts for advanced IP development. This role involves architecting robust verification environments, driving methodology improvements, and mentoring team members. You will work closely with design and architecture teams to ensure first-pass success and high-quality deliverables.

Key Responsibilities

  • Develop and maintain UVM-based verification environments for IP-level verification.
  • Perform debugging of complex IP designs and resolve issues efficiently.
  • Review and enhance verification test plans for completeness and coverage.
  • Drive testbench development, simulation, and regression strategies.
  • Mentor and guide junior engineers in verification best practices.
  • Collaborate with cross-functional teams for seamless integration and delivery.

Required Skills & Qualifications

  • Bachelor’s or Master’s degree in Electrical/Electronics Engineering or related field.
  • Minimum 10 years of experience in IP verification.
  • Strong proficiency in System Verilog and UVM methodology.
  • Expertise in debugging complex IP designs.
  • Hands-on experience in testbench development and test plan reviews.
  • Proven ability to mentor and lead verification teams.

Preferred Skills

  • Experience in SERDES verification.
  • Familiarity with UCIe protocol and chiplet integration.
  • Knowledge of high-speed interfaces and related verification challenges.

Why Join Us

  • Work on cutting-edge IP technologies for next-generation So Cs.
  • Opportunity to lead and influence verification strategy.
  • Collaborative and innovative work environment.
  • Competitive compensation and benefits.

We’re doing work that matters. Help us solve what others can’t.

閲覧数

0

応募クリック

0

Mock Apply

0

スクラップ

0

Cadenceについて

Cadence

Cadence

Public

Cadence Design Systems, Inc. is an American multinational technology and computational software company headquartered in San Jose, California.

5,001-10,000

従業員数

San Jose

本社所在地

$8.5B

企業価値

レビュー

10件のレビュー

3.9

10件のレビュー

ワークライフバランス

3.8

報酬

2.7

企業文化

4.2

キャリア

3.2

経営陣

2.8

72%

知人への推奨率

良い点

Flexible work arrangements and remote options

Great company culture and collaborative team

Good benefits and job security

改善点

Below average compensation and salary

High workload and overwhelming at times

Limited career advancement opportunities

給与レンジ

75件のデータ

Junior/L3

Junior/L3 · Data Analyst

1件のレポート

$91,103

年収総額

基本給

$85,276

ストック

-

ボーナス

$5,827

$59,612

$139,984

面接レビュー

レビュー1件

難易度

3.0

/ 5

期間

14-28週間

面接プロセス

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Onsite/Virtual Interviews

5

Final Decision

よくある質問

Technical Knowledge

Behavioral/STAR

Past Experience

Problem Solving