热门公司

Cadence
Cadence

Leading company in the technology industry

Lead Digital Verification Engineer

职能工程
级别Lead级
地点EDINBURGH 01
方式现场办公
类型全职
发布1周前
立即申请

At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.

Cadence is a pivotal leader in electronic design, building upon more than 30 years of computational software expertise. The company applies its underlying Intelligent System Design strategy to deliver software, hardware and IP that turn design concepts into reality.

Cadence customers are the world’s most innovative companies, delivering extraordinary electronic products from chips to boards to systems for the most dynamic market applications including consumer, hyperscale computing, 5G communications, automotive, aerospace industrial and health.

At Cadence, we hire and develop leaders and innovators who want to make an impact on the world of technology.Job Title: Lead Digital Verification Engineer Location: Edinburgh Reports to:

Design Engineering Group Director Job Overview:

The Cadence Silicon Systems Group (SSG) develops leading edge Intellectual Property (IP) for a variety of High-Tech Markets. As a member of the Central Engineering Team within SSG, you will be responsible for defining and supporting the adoption of cutting-edge verification tools and methodologies with a focus on AI and Machine Learning. You will have a horizontal role working with multiple projects and teams to accelerate adoption of latest verification best practices.

The Lead Verification Engineer will be based in Edinburgh, Scotland as part of an experienced digital design and verification IP team.

Job Responsibilities:

  • Develop and support adoption of generative AI tools to create and update, UVM and Formal verification environments
  • Develop methodology guidance and end to end flows to ensure AI tools used in a consistent, efficient and predictable way
  • Develop and roll out solutions that reduce verification debug time
  • Automate documentation checking to improve quality and consistency
  • Build tools and processes to support verification planning
  • Optimise UVM regressions through improved automation and machine learning
  • Maintain and develop best practices for Functional Safety Verification, Gate Level Simulation and Low Power Verification
  • Maintain and improve design review checklists and quality documentation

Job qualifications and required skills:

  • Degree in Electrical/Electronic Engineering, Microelectronics, or a related discipline
  • 4+ years experience in the microelectronics/EDA industry
  • Proficiency in System Verilog and assertions
  • Hands-on experience with Metric Driven Verification (MDV)
  • Strong knowledge of constrained-random verification techniques (e.g. UVM)
  • Excellent spoken and written English
  • Self-motivated, with strong planning, interpersonal, and communication skills

Additional Skills/Preferences:

  • Formal verification experience and related applications
  • Proficiency with scripting languages (e.g. Python)
  • Knowledge of AI agent development (tools, concepts, and infrastructure)
  • Methodology development and change management experience
  • Familiarity with front-end design tools (e.g. LINT, CDC analysis)
  • Exposure to quality processes and standards (e.g. ISO 9001, ISO 26262)

Additional Information:

Cadence is committed to equal employment opportunity and employment equity throughout all levels of the organization. We strive to attract a qualified and diverse candidate pool and encourage diversity and inclusion in the workplace.

Check what we can offer you:

  • Competitive salary
  • 25 days holiday per year
  • Private Medical and Dental plans, Income Protection and Life Insurance
  • Group Personal Pension Plan
  • Cycle to work scheme and gym subsidy
  • 5 days paid time to volunteer to give back to our communities
  • Employee Stock Purchase Plan
  • The opportunity to work for a Great Place to Work© & Fortune 100 organization

Travel:

<5%

We’re doing work that matters. Help us solve what others can’t.

浏览量

0

申请点击

0

Mock Apply

0

收藏

0

关于Cadence

Cadence

Cadence

Public

Cadence Design Systems, Inc. is an American multinational technology and computational software company headquartered in San Jose, California.

5,001-10,000

员工数

San Jose

总部位置

$8.5B

企业估值

评价

10条评价

3.9

10条评价

工作生活平衡

3.8

薪酬

2.7

企业文化

4.2

职业发展

3.2

管理层

2.8

72%

推荐率

优点

Flexible work arrangements and remote options

Great company culture and collaborative team

Good benefits and job security

缺点

Below average compensation and salary

High workload and overwhelming at times

Limited career advancement opportunities

薪资范围

75个数据点

Junior/L3

Junior/L3 · Data Analyst

1份报告

$91,103

年薪总额

基本工资

$85,276

股票

-

奖金

$5,827

$59,612

$139,984

面试评价

1条评价

难度

3.0

/ 5

时长

14-28周

面试流程

1

Application Review

2

Recruiter Screen

3

Technical Phone Screen

4

Onsite/Virtual Interviews

5

Final Decision

常见问题

Technical Knowledge

Behavioral/STAR

Past Experience

Problem Solving